|
|
|
@ -48,6 +48,26 @@ |
|
|
|
|
}; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
&i2c1 { |
|
|
|
|
clock-frequency = <100000>; |
|
|
|
|
pinctrl-names = "default"; |
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>; |
|
|
|
|
status = "okay"; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
&i2c2 { |
|
|
|
|
clock-frequency = <100000>; |
|
|
|
|
pinctrl-names = "default"; |
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>; |
|
|
|
|
status = "okay"; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
&i2c3 { |
|
|
|
|
pinctrl-names = "default"; |
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>; |
|
|
|
|
status = "okay"; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
&uart4 { |
|
|
|
|
pinctrl-names = "default"; |
|
|
|
|
pinctrl-0 = <&pinctrl_uart4>; |
|
|
|
@ -63,6 +83,27 @@ |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
&iomuxc { |
|
|
|
|
pinctrl_i2c1: i2c1grp { |
|
|
|
|
fsl,pins = < |
|
|
|
|
MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 |
|
|
|
|
MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 |
|
|
|
|
>; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
pinctrl_i2c2: i2c2grp { |
|
|
|
|
fsl,pins = < |
|
|
|
|
MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 |
|
|
|
|
MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 |
|
|
|
|
>; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
pinctrl_i2c3: i2c3grp { |
|
|
|
|
fsl,pins = < |
|
|
|
|
MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1 |
|
|
|
|
MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 |
|
|
|
|
>; |
|
|
|
|
}; |
|
|
|
|
|
|
|
|
|
pinctrl_uart4: uart4grp { |
|
|
|
|
fsl,pins = < |
|
|
|
|
MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 |
|
|
|
|