Your ROOT_URL in app.ini is https://src.whiteboxsystems.nl/ but you are visiting http://src.whiteboxsystems.nl/Whitebox/u-boot/commit/e4911815cf98237b65a817a3c791f143794f2837?style=unified&whitespace=show-all
You should set ROOT_URL correctly, otherwise the web may not work correctly.
6 changed files with
30 additions and
30 deletions
include/configs/B4860QDS.h
include/configs/P2041RDB.h
include/configs/T208xQDS.h
include/configs/T208xRDB.h
include/configs/T4240QDS.h
include/configs/corenet_ds.h
@ -561,15 +561,15 @@ unsigned long get_board_ddr_clk(void);
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
@ -381,15 +381,15 @@ unsigned long get_board_sys_clk(unsigned long dummy);
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
@ -505,15 +505,15 @@ unsigned long get_board_ddr_clk(void);
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
@ -461,15 +461,15 @@ unsigned long get_board_ddr_clk(void);
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
@ -375,15 +375,15 @@ unsigned long get_board_ddr_clk(void);
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
@ -379,15 +379,15 @@
* for slave u - boot IMAGE instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef08 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff8 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef2 00000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff0 0000ull
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
# define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff0 0000ull
/*
* for slave UCODE and ENV instored in master memory space ,
* PHYS must be aligned based on the SIZE
*/
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef04 0000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef1 00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
# define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */