@ -22,7 +22,7 @@
# include <asm/imx-common/iomux-v3.h>
/* Pad control groupings */
# define MX51_UART_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_DSE_HIGH | \
# define MX51_UART_PAD_CTRL (PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH | \
PAD_CTL_HYS | PAD_CTL_SRE_FAST )
# define MX51_I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_ODE | \
PAD_CTL_DSE_HIGH | PAD_CTL_PUS_100K_UP | \
@ -30,7 +30,7 @@
# define MX51_ESDHC_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_ODE | \
PAD_CTL_DSE_HIGH | PAD_CTL_PUS_100K_UP | \
PAD_CTL_HYS )
# define MX51_USBH1 _PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
# define MX51_USBH_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
PAD_CTL_PUS_100K_UP | PAD_CTL_HYS )
# define MX51_ECSPI_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_HYS | \
PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST )
@ -38,32 +38,67 @@
PAD_CTL_SRE_FAST | PAD_CTL_DVS )
# define MX51_GPIO_PAD_CTRL (PAD_CTL_DSE_HIGH | PAD_CTL_PKE | PAD_CTL_SRE_FAST)
# define MX51_PAD_CTRL_2 (PAD_CTL_PKE | PAD_CTL_HYS)
# define MX51_PAD_CTRL_4 (PAD_CTL_PKE | PAD_CTL_DVS | PAD_CTL_HYS)
# define MX51_PAD_CTRL_5 (PAD_CTL_DVS | PAD_CTL_DSE_HIGH)
/*
* The naming convention for the pad modes is MX51_PAD_ < padname > __ < padmode >
* If < padname > or < padmode > refers to a GPIO , it is named GPIO < unit > _ < num >
* See also iomux - v3 . h
*/
/* PAD MUX ALT INPSE PATH PADCTRL */
/* PAD MUX ALT INPSE PATH PADCTRL */
enum {
MX51_PAD_EIM_D16__USBH2_DATA0 = IOMUX_PAD ( 0x3f0 , 0x05c , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D17__USBH2_DATA1 = IOMUX_PAD ( 0x3f4 , 0x060 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D18__USBH2_DATA2 = IOMUX_PAD ( 0x3f8 , 0x064 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D19__USBH2_DATA3 = IOMUX_PAD ( 0x3fc , 0x068 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D20__USBH2_DATA4 = IOMUX_PAD ( 0x400 , 0x06c , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D21__USBH2_DATA5 = IOMUX_PAD ( 0x404 , 0x070 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D22__USBH2_DATA6 = IOMUX_PAD ( 0x408 , 0x074 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D23__USBH2_DATA7 = IOMUX_PAD ( 0x40c , 0x078 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_D16__USBH2_DATA0 = IOMUX_PAD ( 0x3f0 , 0x05c , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D17__GPIO2_1 = IOMUX_PAD ( 0x3f4 , 0x060 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_D17__USBH2_DATA1 = IOMUX_PAD ( 0x3f4 , 0x060 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D18__USBH2_DATA2 = IOMUX_PAD ( 0x3f8 , 0x064 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D19__USBH2_DATA3 = IOMUX_PAD ( 0x3fc , 0x068 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D20__USBH2_DATA4 = IOMUX_PAD ( 0x400 , 0x06c , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D21__GPIO2_5 = IOMUX_PAD ( 0x404 , 0x070 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_D21__USBH2_DATA5 = IOMUX_PAD ( 0x404 , 0x070 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D22__USBH2_DATA6 = IOMUX_PAD ( 0x408 , 0x074 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D23__USBH2_DATA7 = IOMUX_PAD ( 0x40c , 0x078 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_D25__UART3_RXD = IOMUX_PAD ( 0x414 , 0x080 , 3 , 0x9f4 , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_EIM_D26__UART3_TXD = IOMUX_PAD ( 0x418 , 0x084 , 3 , __NA_ , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_EIM_D27__GPIO2_9 = IOMUX_PAD ( 0x41c , 0x088 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A24__USBH2_CLK = IOMUX_PAD ( 0x450 , 0x0bc , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_A25__USBH2_DIR = IOMUX_PAD ( 0x454 , 0x0c0 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_A16__GPIO2_10 = IOMUX_PAD ( 0x430 , 0x09c , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A17__GPIO2_11 = IOMUX_PAD ( 0x434 , 0x0a0 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A20__GPIO2_14 = IOMUX_PAD ( 0x440 , 0x0ac , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A22__GPIO2_16 = IOMUX_PAD ( 0x448 , 0x0b4 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A24__USBH2_CLK = IOMUX_PAD ( 0x450 , 0x0bc , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_A25__USBH2_DIR = IOMUX_PAD ( 0x454 , 0x0c0 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_A26__GPIO2_20 = IOMUX_PAD ( 0x458 , 0x0c4 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_A26__USBH2_STP = IOMUX_PAD ( 0x458 , 0x0c4 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_A27__USBH2_NXT = IOMUX_PAD ( 0x45c , 0x0c8 , 2 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_A26__USBH2_STP = IOMUX_PAD ( 0x458 , 0x0c4 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_A27__USBH2_NXT = IOMUX_PAD ( 0x45c , 0x0c8 , 2 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_EIM_EB2__FEC_MDIO = IOMUX_PAD ( 0x468 , 0x0d4 , 3 , 0x954 , 0 , PAD_CTL_PUS_22K_UP | PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | PAD_CTL_HYS ) ,
MX51_PAD_EIM_EB3__FEC_RDATA1 = IOMUX_PAD ( 0x46c , 0x0d8 , 3 , 0x95c , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_EB3__GPIO2_23 = IOMUX_PAD ( 0x46c , 0x0d8 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_CS0__GPIO2_25 = IOMUX_PAD ( 0x474 , 0x0e0 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_CS2__FEC_RDATA2 = IOMUX_PAD ( 0x47c , 0x0e8 , 3 , 0x960 , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_CS2__GPIO2_27 = IOMUX_PAD ( 0x47c , 0x0e8 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_CS3__FEC_RDATA3 = IOMUX_PAD ( 0x480 , 0x0ec , 3 , 0x964 , 0 , NO_PAD_CTRL ) ,
MX51_PAD_EIM_CS3__GPIO2_28 = IOMUX_PAD ( 0x480 , 0x0ec , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_CS4__FEC_RX_ER = IOMUX_PAD ( 0x484 , 0x0f0 , 3 , 0x970 , 0 , MX51_PAD_CTRL_2 ) ,
MX51_PAD_EIM_CS4__GPIO2_29 = IOMUX_PAD ( 0x484 , 0x0f0 , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_EIM_CS5__FEC_CRS = IOMUX_PAD ( 0x488 , 0x0f4 , 3 , 0x950 , 0 , MX51_PAD_CTRL_2 ) ,
MX51_PAD_DRAM_RAS__DRAM_RAS = IOMUX_PAD ( 0x4a4 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_CAS__DRAM_CAS = IOMUX_PAD ( 0x4a8 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDWE__DRAM_SDWE = IOMUX_PAD ( 0x4ac , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDCKE0__DRAM_SDCKE0 = IOMUX_PAD ( 0x4b0 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDCKE1__DRAM_SDCKE1 = IOMUX_PAD ( 0x4b4 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDCLK__DRAM_SDCLK = IOMUX_PAD ( 0x4b8 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDQS0__DRAM_SDQS0 = IOMUX_PAD ( 0x4bc , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDQS1__DRAM_SDQS1 = IOMUX_PAD ( 0x4c0 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDQS2__DRAM_SDQS2 = IOMUX_PAD ( 0x4c4 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_SDQS3__DRAM_SDQS3 = IOMUX_PAD ( 0x4c8 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_CS0__DRAM_CS0 = IOMUX_PAD ( 0x4cc , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_CS1__DRAM_CS1 = IOMUX_PAD ( 0x4d0 , 0x104 , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_DQM0__DRAM_DQM0 = IOMUX_PAD ( 0x4d4 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_DQM1__DRAM_DQM1 = IOMUX_PAD ( 0x4d8 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_DQM2__DRAM_DQM2 = IOMUX_PAD ( 0x4dc , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DRAM_DQM3__DRAM_DQM3 = IOMUX_PAD ( 0x4e0 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_WE_B__PATA_DIOW = IOMUX_PAD ( 0x4e4 , 0x108 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_RE_B__PATA_DIOR = IOMUX_PAD ( 0x4e8 , 0x10c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_ALE__PATA_BUFFER_EN = IOMUX_PAD ( 0x4ec , 0x110 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
@ -71,19 +106,38 @@ enum {
MX51_PAD_NANDF_WP_B__PATA_DMACK = IOMUX_PAD ( 0x4f4 , 0x118 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_RB0__PATA_DMARQ = IOMUX_PAD ( 0x4f8 , 0x11c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_RB1__PATA_IORDY = IOMUX_PAD ( 0x4fc , 0x120 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_RB2__FEC_COL = IOMUX_PAD ( 0x500 , 0x124 , 1 , 0x94c , 0 , MX51_PAD_CTRL_2 ) ,
MX51_PAD_NANDF_RB2__GPIO3_10 = IOMUX_PAD ( 0x500 , 0x124 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_RB3__FEC_RX_CLK = IOMUX_PAD ( 0x504 , 0x128 , 1 , 0x968 , 0 , MX51_PAD_CTRL_2 ) ,
MX51_PAD_NANDF_RB3__GPIO3_11 = IOMUX_PAD ( 0x504 , 0x128 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO_NAND__PATA_INTRQ = IOMUX_PAD ( 0x514 , 0x12c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS2__FEC_TX_ER = IOMUX_PAD ( 0x520 , 0x138 , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_CS2__PATA_CS_0 = IOMUX_PAD ( 0x520 , 0x138 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS3__FEC_MDC = IOMUX_PAD ( 0x524 , 0x13c , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_CS3__PATA_CS_1 = IOMUX_PAD ( 0x524 , 0x13c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS4__FEC_TDATA1 = IOMUX_PAD ( 0x528 , 0x140 , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_CS4__PATA_DA_0 = IOMUX_PAD ( 0x528 , 0x140 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS5__FEC_TDATA2 = IOMUX_PAD ( 0x52c , 0x144 , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_CS5__PATA_DA_1 = IOMUX_PAD ( 0x52c , 0x144 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS6__FEC_TDATA3 = IOMUX_PAD ( 0x530 , 0x148 , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_CS6__PATA_DA_2 = IOMUX_PAD ( 0x530 , 0x148 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_CS7__FEC_TX_EN = IOMUX_PAD ( 0x534 , 0x14c , 1 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK = IOMUX_PAD ( 0x538 , 0x150 , 1 , 0x974 , 0 , MX51_PAD_CTRL_4 ) ,
MX51_PAD_NANDF_D15__GPIO3_25 = IOMUX_PAD ( 0x53c , 0x154 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_D15__PATA_DATA15 = IOMUX_PAD ( 0x53c , 0x154 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D14__GPIO3_26 = IOMUX_PAD ( 0x540 , 0x158 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_D14__PATA_DATA14 = IOMUX_PAD ( 0x540 , 0x158 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D13__GPIO3_27 = IOMUX_PAD ( 0x544 , 0x15c , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_D13__PATA_DATA13 = IOMUX_PAD ( 0x544 , 0x15c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D12__PATA_DATA12 = IOMUX_PAD ( 0x548 , 0x160 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D11__FEC_RX_DV = IOMUX_PAD ( 0x54c , 0x164 , 2 , 0x96c , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D11__PATA_DATA11 = IOMUX_PAD ( 0x54c , 0x164 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D10__GPIO3_30 = IOMUX_PAD ( 0x550 , 0x168 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_D10__PATA_DATA10 = IOMUX_PAD ( 0x550 , 0x168 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D9__FEC_RDATA0 = IOMUX_PAD ( 0x554 , 0x16c , 0x12 , 0x958 , 0 , MX51_PAD_CTRL_4 ) ,
MX51_PAD_NANDF_D9__GPIO3_31 = IOMUX_PAD ( 0x554 , 0x16c , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_NANDF_D9__PATA_DATA9 = IOMUX_PAD ( 0x554 , 0x16c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D8__FEC_TDATA0 = IOMUX_PAD ( 0x558 , 0x170 , 2 , __NA_ , 0 , MX51_PAD_CTRL_5 ) ,
MX51_PAD_NANDF_D8__PATA_DATA8 = IOMUX_PAD ( 0x558 , 0x170 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D7__PATA_DATA7 = IOMUX_PAD ( 0x55c , 0x174 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D6__PATA_DATA6 = IOMUX_PAD ( 0x560 , 0x178 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
@ -93,34 +147,52 @@ enum {
MX51_PAD_NANDF_D2__PATA_DATA2 = IOMUX_PAD ( 0x570 , 0x188 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D1__PATA_DATA1 = IOMUX_PAD ( 0x574 , 0x18c , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_NANDF_D0__PATA_DATA0 = IOMUX_PAD ( 0x578 , 0x190 , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_CSI2_D12__GPIO4_9 = IOMUX_PAD ( 0x5bc , 0x1cc , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_CSI2_D13__GPIO4_10 = IOMUX_PAD ( 0x5c0 , 0x1d0 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI = IOMUX_PAD ( 0x600 , 0x210 , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_CSPI1_MISO__ECSPI1_MISO = IOMUX_PAD ( 0x604 , 0x214 , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_CSPI1_SS0__ECSPI1_SS0 = IOMUX_PAD ( 0x608 , 0x218 , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_CSPI1_SS0__GPIO4_24 = IOMUX_PAD ( 0x608 , 0x218 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_CSPI1_SS1__ECSPI1_SS1 = IOMUX_PAD ( 0x60c , 0x21c , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_CSPI1_SS1__GPIO4_25 = IOMUX_PAD ( 0x60c , 0x21c , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_CSPI1_RDY__ECSPI1_RDY = IOMUX_PAD ( 0x610 , 0x220 , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_CSPI1_RDY__GPIO4_26 = IOMUX_PAD ( 0x610 , 0x220 , 3 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK = IOMUX_PAD ( 0x614 , 0x224 , 0 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_UART1_RXD__UART1_RXD = IOMUX_PAD ( 0x618 , 0x228 , 0 , 0x9e4 , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_UART1_TXD__UART1_TXD = IOMUX_PAD ( 0x61c , 0x22c , 0 , __NA_ , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_UART1_RTS__UART1_RTS = IOMUX_PAD ( 0x620 , 0x230 , 0 , 0x9e0 , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_UART1_CTS__UART1_CTS = IOMUX_PAD ( 0x624 , 0x234 , 0 , __NA_ , 0 , MX51_UART_PAD_CTRL ) ,
MX51_PAD_USBH1_CLK__USBH1_CLK = IOMUX_PAD ( 0x678 , 0x278 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DIR__USBH1_DIR = IOMUX_PAD ( 0x67c , 0x27c , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_STP__USBH1_STP = IOMUX_PAD ( 0x680 , 0x280 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_CLK__USBH1_CLK = IOMUX_PAD ( 0x678 , 0x278 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DIR__USBH1_DIR = IOMUX_PAD ( 0x67c , 0x27c , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_STP__GPIO1_27 = IOMUX_PAD ( 0x680 , 0x280 , 2 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_USBH1_NXT__USBH1_NXT = IOMUX_PAD ( 0x684 , 0x284 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA0__USBH1_DATA0 = IOMUX_PAD ( 0x688 , 0x288 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA1__USBH1_DATA1 = IOMUX_PAD ( 0x68c , 0x28c , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA2__USBH1_DATA2 = IOMUX_PAD ( 0x690 , 0x290 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA3__USBH1_DATA3 = IOMUX_PAD ( 0x694 , 0x294 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA4__USBH1_DATA4 = IOMUX_PAD ( 0x698 , 0x298 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA5__USBH1_DATA5 = IOMUX_PAD ( 0x69c , 0x29c , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA6__USBH1_DATA6 = IOMUX_PAD ( 0x6a0 , 0x2a0 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA7__USBH1_DATA7 = IOMUX_PAD ( 0x6a4 , 0x2a4 , 0 , __NA_ , 0 , MX51_USBH1_PAD_CTRL ) ,
MX51_PAD_USBH1_STP__USBH1_STP = IOMUX_PAD ( 0x680 , 0x280 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_NXT__USBH1_NXT = IOMUX_PAD ( 0x684 , 0x284 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA0__USBH1_DATA0 = IOMUX_PAD ( 0x688 , 0x288 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA1__USBH1_DATA1 = IOMUX_PAD ( 0x68c , 0x28c , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA2__USBH1_DATA2 = IOMUX_PAD ( 0x690 , 0x290 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA3__USBH1_DATA3 = IOMUX_PAD ( 0x694 , 0x294 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA4__USBH1_DATA4 = IOMUX_PAD ( 0x698 , 0x298 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA5__USBH1_DATA5 = IOMUX_PAD ( 0x69c , 0x29c , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA6__USBH1_DATA6 = IOMUX_PAD ( 0x6a0 , 0x2a0 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_USBH1_DATA7__USBH1_DATA7 = IOMUX_PAD ( 0x6a4 , 0x2a4 , 0 , __NA_ , 0 , MX51_USBH_PAD_CTRL ) ,
MX51_PAD_DI1_PIN11__ECSPI1_SS2 = IOMUX_PAD ( 0x6a8 , 0x2a8 , 7 , __NA_ , 0 , MX51_ECSPI_PAD_CTRL ) ,
MX51_PAD_DI1_PIN12__GPIO3_1 = IOMUX_PAD ( 0x6ac , 0x2ac , 4 , 0x978 , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DI1_PIN13__GPIO3_2 = IOMUX_PAD ( 0x6b0 , 0x2b0 , 4 , 0x97c , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DI1_D0_CS__GPIO3_3 = IOMUX_PAD ( 0x6b4 , 0x2b4 , 4 , 0x980 , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DI1_D1_CS__GPIO3_4 = IOMUX_PAD ( 0x6b8 , 0x2b8 , 4 , 0x984 , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DISPB2_SER_DIN__GPIO3_5 = IOMUX_PAD ( 0x6bc , 0x2bc , 4 , 0x988 , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DISPB2_SER_DIO__GPIO3_6 = IOMUX_PAD ( 0x6c0 , 0x2c0 , 4 , 0x98c , 1 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_DI1_PIN3__DI1_PIN3 = IOMUX_PAD ( 0x72c , 0x32c , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DI1_PIN2__DI1_PIN2 = IOMUX_PAD ( 0x734 , 0x330 , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK = IOMUX_PAD ( 0x754 , 0x34c , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_DI_GP4__DI2_PIN15 = IOMUX_PAD ( 0x758 , 0x350 , 4 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_SD1_CMD__SD1_CMD = IOMUX_PAD ( 0x79c , 0x394 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD1_CLK__SD1_CLK = IOMUX_PAD ( 0x7a0 , 0x398 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL | PAD_CTL_HYS ) ,
MX51_PAD_SD1_DATA0__SD1_DATA0 = IOMUX_PAD ( 0x7a4 , 0x39c , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD1_DATA1__SD1_DATA1 = IOMUX_PAD ( 0x7a8 , 0x3a0 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD1_DATA2__SD1_DATA2 = IOMUX_PAD ( 0x7ac , 0x3a4 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD1_DATA3__SD1_DATA3 = IOMUX_PAD ( 0x7b0 , 0x3a8 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_GPIO1_0__GPIO1_0 = IOMUX_PAD ( 0x7b4 , 0x3ac , 1 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_0__SD1_CD = IOMUX_PAD ( 0x7b4 , 0x3ac , 0 , __NA_ , 0 , MX51_ESDHC_PAD_CTRL ) ,
MX51_PAD_GPIO1_1__SD1_WP = IOMUX_PAD ( 0x7b8 , 0x3b0 , 0 , __NA_ , 0 , MX51_ESDHC_PAD_CTRL ) ,
MX51_PAD_SD2_CMD__SD2_CMD = IOMUX_PAD ( 0x7bc , 0x3b4 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
@ -129,11 +201,36 @@ enum {
MX51_PAD_SD2_DATA1__SD2_DATA1 = IOMUX_PAD ( 0x7c8 , 0x3c0 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD2_DATA2__SD2_DATA2 = IOMUX_PAD ( 0x7cc , 0x3c4 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_SD2_DATA3__SD2_DATA3 = IOMUX_PAD ( 0x7d0 , 0x3c8 , 0x10 , __NA_ , 0 , MX51_SDHCI_PAD_CTRL ) ,
MX51_PAD_GPIO1_2__GPIO1_2 = IOMUX_PAD ( 0x7d4 , 0x3cc , 0 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_2__PWM1_PWMO = IOMUX_PAD ( 0x7d4 , 0x3cc , 1 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_PAD_GPIO1_3__GPIO1_3 = IOMUX_PAD ( 0x7d8 , 0x3d0 , 0 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_5__GPIO1_5 = IOMUX_PAD ( 0x808 , 0x3dc , 0 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_6__GPIO1_6 = IOMUX_PAD ( 0x80c , 0x3e0 , 0 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_7__GPIO1_7 = IOMUX_PAD ( 0x810 , 0x3e4 , 0 , __NA_ , 0 , MX51_GPIO_PAD_CTRL ) ,
MX51_PAD_GPIO1_7__SD2_WP = IOMUX_PAD ( 0x810 , 0x3e4 , 6 , __NA_ , 0 , MX51_ESDHC_PAD_CTRL ) ,
MX51_PAD_GPIO1_8__SD2_CD = IOMUX_PAD ( 0x814 , 0x3e8 , 6 , __NA_ , 0 , MX51_ESDHC_PAD_CTRL ) ,
MX51_GRP_DDRPKS = IOMUX_PAD ( 0x820 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_B4 = IOMUX_PAD ( 0x82c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_PKEDDR = IOMUX_PAD ( 0x838 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDR_A0 = IOMUX_PAD ( 0x83c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDR_A1 = IOMUX_PAD ( 0x848 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDRAPUS = IOMUX_PAD ( 0x84c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_HYSDDR0 = IOMUX_PAD ( 0x85c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_HYSDDR1 = IOMUX_PAD ( 0x864 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_HYSDDR2 = IOMUX_PAD ( 0x86c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_HYSDDR3 = IOMUX_PAD ( 0x874 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_SR_B0 = IOMUX_PAD ( 0x878 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDRAPKS = IOMUX_PAD ( 0x87c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_SR_B1 = IOMUX_PAD ( 0x880 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDRPUS = IOMUX_PAD ( 0x884 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_SR_B2 = IOMUX_PAD ( 0x88c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_PKEADDR = IOMUX_PAD ( 0x890 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_SR_B4 = IOMUX_PAD ( 0x89c , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_INMODE1 = IOMUX_PAD ( 0x8a0 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_B0 = IOMUX_PAD ( 0x8a4 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_B1 = IOMUX_PAD ( 0x8ac , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DRAM_B2 = IOMUX_PAD ( 0x8b8 , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
MX51_GRP_DDR_SR_A1 = IOMUX_PAD ( 0x8bc , __NA_ , 0 , __NA_ , 0 , NO_PAD_CTRL ) ,
} ;
# endif /* __IOMUX_MX51_H__ */