upstream u-boot with additional patches for our devices/boards:
https://lists.denx.de/pipermail/u-boot/2017-March/282789.html (AXP crashes) ;
Gbit ethernet patch for some LIME2 revisions ;
with SPI flash support
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
256 lines
6.7 KiB
256 lines
6.7 KiB
21 years ago
|
/*
|
||
|
* Copyright (c) 2004 Picture Elements, Inc.
|
||
|
* Stephen Williams (XXXXXXXXXXXXXXXX)
|
||
|
*
|
||
|
* This source code is free software; you can redistribute it
|
||
|
* and/or modify it in source code form under the terms of the GNU
|
||
|
* General Public License as published by the Free Software
|
||
|
* Foundation; either version 2 of the License, or (at your option)
|
||
|
* any later version.
|
||
|
*
|
||
|
* This program is distributed in the hope that it will be useful,
|
||
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||
|
* GNU General Public License for more details.
|
||
|
*
|
||
|
* You should have received a copy of the GNU General Public License
|
||
|
* along with this program; if not, write to the Free Software
|
||
|
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
|
||
|
*/
|
||
|
|
||
|
/*
|
||
|
* The Xilinx SystemACE chip support is activated by defining
|
||
|
* CONFIG_SYSTEMACE to turn on support, and CFG_SYSTEMACE_BASE
|
||
|
* to set the base address of the device. This code currently
|
||
|
* assumes that the chip is connected via a byte-wide bus.
|
||
|
*
|
||
|
* The CONFIG_SYSTEMACE also adds to fat support the device class
|
||
|
* "ace" that allows the user to execute "fatls ace 0" and the
|
||
|
* like. This works by making the systemace_get_dev function
|
||
|
* available to cmd_fat.c:get_dev and filling in a block device
|
||
|
* description that has all the bits needed for FAT support to
|
||
|
* read sectors.
|
||
20 years ago
|
*
|
||
20 years ago
|
* According to Xilinx technical support, before accessing the
|
||
|
* SystemACE CF you need to set the following control bits:
|
||
18 years ago
|
* FORCECFGMODE : 1
|
||
|
* CFGMODE : 0
|
||
|
* CFGSTART : 0
|
||
21 years ago
|
*/
|
||
|
|
||
18 years ago
|
#include <common.h>
|
||
|
#include <command.h>
|
||
|
#include <systemace.h>
|
||
|
#include <part.h>
|
||
|
#include <asm/io.h>
|
||
21 years ago
|
|
||
|
/*
|
||
|
* The ace_readw and writew functions read/write 16bit words, but the
|
||
|
* offset value is the BYTE offset as most used in the Xilinx
|
||
|
* datasheet for the SystemACE chip. The CFG_SYSTEMACE_BASE is defined
|
||
|
* to be the base address for the chip, usually in the local
|
||
|
* peripheral bus.
|
||
|
*/
|
||
21 years ago
|
#if (CFG_SYSTEMACE_WIDTH == 8)
|
||
|
#if !defined(__BIG_ENDIAN)
|
||
18 years ago
|
#define ace_readw(off) ((readb(CFG_SYSTEMACE_BASE+off)<<8) | \
|
||
18 years ago
|
(readb(CFG_SYSTEMACE_BASE+off+1)))
|
||
18 years ago
|
#define ace_writew(val, off) {writeb(val>>8, CFG_SYSTEMACE_BASE+off); \
|
||
|
writeb(val, CFG_SYSTEMACE_BASE+off+1);}
|
||
21 years ago
|
#else
|
||
18 years ago
|
#define ace_readw(off) ((readb(CFG_SYSTEMACE_BASE+off)) | \
|
||
18 years ago
|
(readb(CFG_SYSTEMACE_BASE+off+1)<<8))
|
||
18 years ago
|
#define ace_writew(val, off) {writeb(val, CFG_SYSTEMACE_BASE+off); \
|
||
|
writeb(val>>8, CFG_SYSTEMACE_BASE+off+1);}
|
||
21 years ago
|
#endif
|
||
|
#else
|
||
18 years ago
|
#define ace_readw(off) (in16(CFG_SYSTEMACE_BASE+off))
|
||
|
#define ace_writew(val, off) (out16(CFG_SYSTEMACE_BASE+off,val))
|
||
21 years ago
|
#endif
|
||
21 years ago
|
|
||
|
/* */
|
||
|
|
||
18 years ago
|
static unsigned long systemace_read(int dev, unsigned long start,
|
||
18 years ago
|
unsigned long blkcnt, void *buffer);
|
||
21 years ago
|
|
||
18 years ago
|
static block_dev_desc_t systemace_dev = { 0 };
|
||
21 years ago
|
|
||
|
static int get_cf_lock(void)
|
||
|
{
|
||
18 years ago
|
int retry = 10;
|
||
21 years ago
|
|
||
|
/* CONTROLREG = LOCKREG */
|
||
18 years ago
|
unsigned val = ace_readw(0x18);
|
||
|
val |= 0x0002;
|
||
|
ace_writew((val & 0xffff), 0x18);
|
||
21 years ago
|
|
||
|
/* Wait for MPULOCK in STATUSREG[15:0] */
|
||
18 years ago
|
while (!(ace_readw(0x04) & 0x0002)) {
|
||
21 years ago
|
|
||
18 years ago
|
if (retry < 0)
|
||
|
return -1;
|
||
21 years ago
|
|
||
18 years ago
|
udelay(100000);
|
||
|
retry -= 1;
|
||
|
}
|
||
21 years ago
|
|
||
18 years ago
|
return 0;
|
||
21 years ago
|
}
|
||
|
|
||
|
static void release_cf_lock(void)
|
||
|
{
|
||
18 years ago
|
unsigned val = ace_readw(0x18);
|
||
|
val &= ~(0x0002);
|
||
|
ace_writew((val & 0xffff), 0x18);
|
||
21 years ago
|
}
|
||
|
|
||
18 years ago
|
block_dev_desc_t *systemace_get_dev(int dev)
|
||
21 years ago
|
{
|
||
|
/* The first time through this, the systemace_dev object is
|
||
|
not yet initialized. In that case, fill it in. */
|
||
18 years ago
|
if (systemace_dev.blksz == 0) {
|
||
|
systemace_dev.if_type = IF_TYPE_UNKNOWN;
|
||
|
systemace_dev.dev = 0;
|
||
|
systemace_dev.part_type = PART_TYPE_UNKNOWN;
|
||
|
systemace_dev.type = DEV_TYPE_HARDDISK;
|
||
|
systemace_dev.blksz = 512;
|
||
|
systemace_dev.removable = 1;
|
||
|
systemace_dev.block_read = systemace_read;
|
||
20 years ago
|
|
||
18 years ago
|
/*
|
||
18 years ago
|
* Ensure the correct bus mode (8/16 bits) gets enabled
|
||
18 years ago
|
*/
|
||
18 years ago
|
ace_writew(CFG_SYSTEMACE_WIDTH == 8 ? 0 : 0x0001, 0);
|
||
18 years ago
|
|
||
18 years ago
|
init_part(&systemace_dev);
|
||
20 years ago
|
|
||
18 years ago
|
}
|
||
21 years ago
|
|
||
18 years ago
|
return &systemace_dev;
|
||
21 years ago
|
}
|
||
|
|
||
|
/*
|
||
|
* This function is called (by dereferencing the block_read pointer in
|
||
|
* the dev_desc) to read blocks of data. The return value is the
|
||
|
* number of blocks read. A zero return indicates an error.
|
||
|
*/
|
||
18 years ago
|
static unsigned long systemace_read(int dev, unsigned long start,
|
||
18 years ago
|
unsigned long blkcnt, void *buffer)
|
||
21 years ago
|
{
|
||
18 years ago
|
int retry;
|
||
|
unsigned blk_countdown;
|
||
18 years ago
|
unsigned char *dp = buffer;
|
||
18 years ago
|
unsigned val;
|
||
|
|
||
|
if (get_cf_lock() < 0) {
|
||
|
unsigned status = ace_readw(0x04);
|
||
|
|
||
|
/* If CFDETECT is false, card is missing. */
|
||
|
if (!(status & 0x0010)) {
|
||
|
printf("** CompactFlash card not present. **\n");
|
||
|
return 0;
|
||
|
}
|
||
|
|
||
|
printf("**** ACE locked away from me (STATUSREG=%04x)\n",
|
||
|
status);
|
||
|
return 0;
|
||
|
}
|
||
21 years ago
|
#ifdef DEBUG_SYSTEMACE
|
||
18 years ago
|
printf("... systemace read %lu sectors at %lu\n", blkcnt, start);
|
||
21 years ago
|
#endif
|
||
|
|
||
18 years ago
|
retry = 2000;
|
||
|
for (;;) {
|
||
|
val = ace_readw(0x04);
|
||
21 years ago
|
|
||
18 years ago
|
/* If CFDETECT is false, card is missing. */
|
||
|
if (!(val & 0x0010)) {
|
||
|
printf("**** ACE CompactFlash not found.\n");
|
||
|
release_cf_lock();
|
||
|
return 0;
|
||
|
}
|
||
21 years ago
|
|
||
18 years ago
|
/* If RDYFORCMD, then we are ready to go. */
|
||
|
if (val & 0x0100)
|
||
|
break;
|
||
21 years ago
|
|
||
18 years ago
|
if (retry < 0) {
|
||
|
printf("**** SystemACE not ready.\n");
|
||
|
release_cf_lock();
|
||
|
return 0;
|
||
|
}
|
||
21 years ago
|
|
||
18 years ago
|
udelay(1000);
|
||
|
retry -= 1;
|
||
|
}
|
||
21 years ago
|
|
||
21 years ago
|
/* The SystemACE can only transfer 256 sectors at a time, so
|
||
|
limit the current chunk of sectors. The blk_countdown
|
||
|
variable is the number of sectors left to transfer. */
|
||
21 years ago
|
|
||
18 years ago
|
blk_countdown = blkcnt;
|
||
|
while (blk_countdown > 0) {
|
||
|
unsigned trans = blk_countdown;
|
||
21 years ago
|
|
||
18 years ago
|
if (trans > 256)
|
||
|
trans = 256;
|
||
21 years ago
|
|
||
21 years ago
|
#ifdef DEBUG_SYSTEMACE
|
||
18 years ago
|
printf("... transfer %lu sector in a chunk\n", trans);
|
||
21 years ago
|
#endif
|
||
18 years ago
|
/* Write LBA block address */
|
||
|
ace_writew((start >> 0) & 0xffff, 0x10);
|
||
18 years ago
|
ace_writew((start >> 16) & 0x0fff, 0x12);
|
||
18 years ago
|
|
||
|
/* NOTE: in the Write Sector count below, a count of 0
|
||
|
causes a transfer of 256, so &0xff gives the right
|
||
|
value for whatever transfer count we want. */
|
||
|
|
||
|
/* Write sector count | ReadMemCardData. */
|
||
|
ace_writew((trans & 0xff) | 0x0300, 0x14);
|
||
|
|
||
18 years ago
|
/*
|
||
18 years ago
|
* For FPGA configuration via SystemACE is reset unacceptable
|
||
|
* CFGDONE bit in STATUSREG is not set to 1.
|
||
|
*/
|
||
|
#ifndef SYSTEMACE_CONFIG_FPGA
|
||
18 years ago
|
/* Reset the configruation controller */
|
||
|
val = ace_readw(0x18);
|
||
|
val |= 0x0080;
|
||
|
ace_writew(val, 0x18);
|
||
18 years ago
|
#endif
|
||
18 years ago
|
|
||
|
retry = trans * 16;
|
||
|
while (retry > 0) {
|
||
|
int idx;
|
||
|
|
||
|
/* Wait for buffer to become ready. */
|
||
|
while (!(ace_readw(0x04) & 0x0020)) {
|
||
|
udelay(100);
|
||
|
}
|
||
|
|
||
|
/* Read 16 words of 2bytes from the sector buffer. */
|
||
|
for (idx = 0; idx < 16; idx += 1) {
|
||
|
unsigned short val = ace_readw(0x40);
|
||
|
*dp++ = val & 0xff;
|
||
|
*dp++ = (val >> 8) & 0xff;
|
||
|
}
|
||
|
|
||
|
retry -= 1;
|
||
|
}
|
||
|
|
||
|
/* Clear the configruation controller reset */
|
||
|
val = ace_readw(0x18);
|
||
|
val &= ~0x0080;
|
||
|
ace_writew(val, 0x18);
|
||
|
|
||
|
/* Count the blocks we transfer this time. */
|
||
|
start += trans;
|
||
|
blk_countdown -= trans;
|
||
|
}
|
||
|
|
||
|
release_cf_lock();
|
||
|
|
||
|
return blkcnt;
|
||
21 years ago
|
}
|