upstream u-boot with additional patches for our devices/boards:
https://lists.denx.de/pipermail/u-boot/2017-March/282789.html (AXP crashes) ;
Gbit ethernet patch for some LIME2 revisions ;
with SPI flash support
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
44 lines
842 B
44 lines
842 B
10 years ago
|
/*
|
||
|
* LPC32xx GPIO interface
|
||
|
*
|
||
|
* (C) Copyright 2014 DENX Software Engineering GmbH
|
||
|
* Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
|
||
|
*
|
||
|
* SPDX-License-Identifier: GPL-2.0+
|
||
|
*/
|
||
|
|
||
|
/**
|
||
|
* GPIO Register map for LPC32xx
|
||
|
*/
|
||
|
|
||
|
struct gpio_regs {
|
||
|
u32 p3_inp_state;
|
||
|
u32 p3_outp_set;
|
||
|
u32 p3_outp_clr;
|
||
|
u32 p3_outp_state;
|
||
|
/* Watch out! the following are shared between p2 and p3 */
|
||
|
u32 p2_p3_dir_set;
|
||
|
u32 p2_p3_dir_clr;
|
||
|
u32 p2_p3_dir_state;
|
||
|
/* Now back to 'one register for one port' */
|
||
|
u32 p2_inp_state;
|
||
|
u32 p2_outp_set;
|
||
|
u32 p2_outp_clr;
|
||
|
u32 reserved1[6];
|
||
|
u32 p0_inp_state;
|
||
|
u32 p0_outp_set;
|
||
|
u32 p0_outp_clr;
|
||
|
u32 p0_outp_state;
|
||
|
u32 p0_dir_set;
|
||
|
u32 p0_dir_clr;
|
||
|
u32 p0_dir_state;
|
||
|
u32 reserved2;
|
||
|
u32 p1_inp_state;
|
||
|
u32 p1_outp_set;
|
||
|
u32 p1_outp_clr;
|
||
|
u32 p1_outp_state;
|
||
|
u32 p1_dir_set;
|
||
|
u32 p1_dir_clr;
|
||
|
u32 p1_dir_state;
|
||
|
};
|