|
|
|
/*
|
|
|
|
* defBF532.h
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Non-GPL License also available as part of VisualDSP++
|
|
|
|
*
|
|
|
|
* http://www.analog.com/processors/resources/crosscore/visualDspDevSoftware.html
|
|
|
|
*
|
|
|
|
* (c) Copyright 2001-2005 Analog Devices, Inc. All rights reserved
|
|
|
|
*
|
|
|
|
* This file under source code control, please send bugs or changes to:
|
|
|
|
* dsptools.support@analog.com
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* SYSTEM & MM REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF532 */
|
|
|
|
|
|
|
|
#ifndef _DEF_BF532_H
|
|
|
|
#define _DEF_BF532_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* #if !defined(__ADSPLPBLACKFIN__)
|
|
|
|
* #warning defBF532.h should only be included for 532 compatible chips
|
|
|
|
* #endif
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* include all Core registers and bit definitions */
|
|
|
|
#include <asm/cpu/def_LPBlackfin.h>
|
|
|
|
|
|
|
|
/* Helper macros
|
|
|
|
* usage:
|
|
|
|
* P0.H = HI(UART_THR);
|
|
|
|
* P0.L = LO(UART_THR);
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define LO(con32) ((con32) & 0xFFFF)
|
|
|
|
#define lo(con32) ((con32) & 0xFFFF)
|
|
|
|
#define HI(con32) (((con32) >> 16) & 0xFFFF)
|
|
|
|
#define hi(con32) (((con32) >> 16) & 0xFFFF)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* System MMR Register Map
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
|
|
|
|
#define PLL_CTL 0xFFC00000 /* PLL Control register (16-bit) */
|
|
|
|
#define PLL_DIV 0xFFC00004 /* PLL Divide Register (16-bit) */
|
|
|
|
#define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
|
|
|
|
#define PLL_STAT 0xFFC0000C /* PLL Status register (16-bit) */
|
|
|
|
#define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register (16-bit) */
|
|
|
|
#define CHIPID 0xFFC00014 /* Chip ID register (32-bit) */
|
|
|
|
#define SWRST 0xFFC00100 /* Software Reset Register (16-bit) */
|
|
|
|
#define SYSCR 0xFFC00104 /* System Configuration register */
|
|
|
|
|
|
|
|
/* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
|
|
|
|
#define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
|
|
|
|
#define SIC_IMASK 0xFFC0010C /* Interrupt Mask Register */
|
|
|
|
#define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
|
|
|
|
#define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
|
|
|
|
#define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
|
|
|
|
#define SIC_ISR 0xFFC00120 /* Interrupt Status Register */
|
|
|
|
#define SIC_IWR 0xFFC00124 /* Interrupt Wakeup Register */
|
|
|
|
|
|
|
|
/* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
|
|
|
|
#define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
|
|
|
|
#define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
|
|
|
|
#define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
|
|
|
|
|
|
|
|
/* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
|
|
|
|
#define RTC_STAT 0xFFC00300 /* RTC Status Register */
|
|
|
|
#define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
|
|
|
|
#define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
|
|
|
|
#define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
|
|
|
|
#define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
|
|
|
|
#define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
|
|
|
|
#define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Register (alternate macro) */
|
|
|
|
|
|
|
|
/* UART Controller (0xFFC00400 - 0xFFC004FF) */
|
|
|
|
#define UART_THR 0xFFC00400 /* Transmit Holding register */
|
|
|
|
#define UART_RBR 0xFFC00400 /* Receive Buffer register */
|
|
|
|
#define UART_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
|
|
|
|
#define UART_IER 0xFFC00404 /* Interrupt Enable Register */
|
|
|
|
#define UART_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
|
|
|
|
#define UART_IIR 0xFFC00408 /* Interrupt Identification Register */
|
|
|
|
#define UART_LCR 0xFFC0040C /* Line Control Register */
|
|
|
|
#define UART_MCR 0xFFC00410 /* Modem Control Register */
|
|
|
|
#define UART_LSR 0xFFC00414 /* Line Status Register */
|
|
|
|
/* #define UART_MSR 0xFFC00418 */ /* Modem Status Register (UNUSED in ADSP-BF532) */
|
|
|
|
#define UART_SCR 0xFFC0041C /* SCR Scratch Register */
|
|
|
|
#define UART_GCTL 0xFFC00424 /* Global Control Register */
|
|
|
|
|
|
|
|
/* SPI Controller (0xFFC00500 - 0xFFC005FF) */
|
|
|
|
#define SPI_CTL 0xFFC00500 /* SPI Control Register */
|
|
|
|
#define SPI_FLG 0xFFC00504 /* SPI Flag register */
|
|
|
|
#define SPI_STAT 0xFFC00508 /* SPI Status register */
|
|
|
|
#define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
|
|
|
|
#define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
|
|
|
|
#define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
|
|
|
|
#define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
|
|
|
|
|
|
|
|
/* TIMER 0, 1, 2 Registers (0xFFC00600 - 0xFFC006FF) */
|
|
|
|
#define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
|
|
|
|
#define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
|
|
|
|
#define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
|
|
|
|
#define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
|
|
|
|
|
|
|
|
#define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
|
|
|
|
#define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
|
|
|
|
#define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
|
|
|
|
#define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
|
|
|
|
|
|
|
|
#define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
|
|
|
|
#define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
|
|
|
|
#define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
|
|
|
|
#define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
|
|
|
|
|
|
|
|
#define TIMER_ENABLE 0xFFC00640 /* Timer Enable Register */
|
|
|
|
#define TIMER_DISABLE 0xFFC00644 /* Timer Disable Register */
|
|
|
|
#define TIMER_STATUS 0xFFC00648 /* Timer Status Register */
|
|
|
|
|
|
|
|
/* General Purpose IO (0xFFC00700 - 0xFFC007FF) */
|
|
|
|
#define FIO_FLAG_D 0xFFC00700 /* Flag Mask to directly specify state of pins */
|
|
|
|
#define FIO_FLAG_C 0xFFC00704 /* Peripheral Interrupt Flag Register (clear) */
|
|
|
|
#define FIO_FLAG_S 0xFFC00708 /* Peripheral Interrupt Flag Register (set) */
|
|
|
|
#define FIO_FLAG_T 0xFFC0070C /* Flag Mask to directly toggle state of pins */
|
|
|
|
#define FIO_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Register (set directly) */
|
|
|
|
#define FIO_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Register (clear) */
|
|
|
|
#define FIO_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Register (set) */
|
|
|
|
#define FIO_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Register (toggle) */
|
|
|
|
#define FIO_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Register (set directly) */
|
|
|
|
#define FIO_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Register (clear) */
|
|
|
|
#define FIO_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Register (set) */
|
|
|
|
#define FIO_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Register (toggle) */
|
|
|
|
#define FIO_DIR 0xFFC00730 /* Peripheral Flag Direction Register */
|
|
|
|
#define FIO_POLAR 0xFFC00734 /* Flag Source Polarity Register */
|
|
|
|
#define FIO_EDGE 0xFFC00738 /* Flag Source Sensitivity Register */
|
|
|
|
#define FIO_BOTH 0xFFC0073C /* Flag Set on BOTH Edges Register */
|
|
|
|
#define FIO_INEN 0xFFC00740 /* Flag Input Enable Register */
|
|
|
|
|
|
|
|
/* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
|
|
|
|
#define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
|
|
|
|
#define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
|
|
|
|
#define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
|
|
|
|
#define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
|
|
|
|
#define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
|
|
|
|
#define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
|
|
|
|
#define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
|
|
|
|
#define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
|
|
|
|
#define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
|
|
|
|
#define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
|
|
|
|
#define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
|
|
|
|
#define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
|
|
|
|
#define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
|
|
|
|
#define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
|
|
|
|
#define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
|
|
|
|
#define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
|
|
|
|
#define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
|
|
|
|
#define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
|
|
|
|
#define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
|
|
|
|
#define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
|
|
|
|
#define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
|
|
|
|
#define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
|
|
|
|
|
|
|
|
/* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
|
|
|
|
#define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
|
|
|
|
#define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
|
|
|
|
#define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
|
|
|
|
#define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
|
|
|
|
#define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
|
|
|
|
#define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
|
|
|
|
#define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
|
|
|
|
#define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
|
|
|
|
#define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
|
|
|
|
#define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
|
|
|
|
#define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
|
|
|
|
#define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
|
|
|
|
#define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
|
|
|
|
#define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
|
|
|
|
#define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
|
|
|
|
#define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
|
|
|
|
#define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
|
|
|
|
#define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
|
|
|
|
#define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
|
|
|
|
#define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
|
|
|
|
#define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
|
|
|
|
#define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
|
|
|
|
|
|
|
|
/* Asynchronous Memory Controller - External Bus Interface Unit */
|
|
|
|
#define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
|
|
|
|
#define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
|
|
|
|
#define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
|
|
|
|
|
|
|
|
/* SDRAM Controller External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
|
|
|
|
#define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
|
|
|
|
#define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
|
|
|
|
#define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
|
|
|
|
#define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
|
|
|
|
|
|
|
|
/* DMA Test Registers */
|
|
|
|
#define DMA_CCOMP 0xFFC00B04 /* DMA Cycle Count Register */
|
|
|
|
#define DMA_ACOMP 0xFFC00B00 /* Debug Compare Address Register */
|
|
|
|
#define DMA_MISR 0xFFC00B08 /* MISR Register */
|
|
|
|
#define DMA_TCPER 0xFFC00B0C /* Traffic Control Periods Register */
|
|
|
|
#define DMA_TCCNT 0xFFC00B10 /* Traffic Control Current Counts Register */
|
|
|
|
#define DMA_TMODE 0xFFC00B14 /* DMA Test Modes Register */
|
|
|
|
#define DMA_TMCHAN 0xFFC00B18 /* DMA Testmode Selected Channel Register */
|
|
|
|
#define DMA_TMSTAT 0xFFC00B1C /* DMA Testmode Channel Status Register */
|
|
|
|
#define DMA_TMBD 0xFFC00B20 /* DMA Testmode DAB Bus Data Register */
|
|
|
|
#define DMA_TMM0D 0xFFC00B24 /* DMA Testmode Mem0 Data Register */
|
|
|
|
#define DMA_TMM1D 0xFFC00B28 /* DMA Testmode Mem1 Data Register */
|
|
|
|
#define DMA_TMMA 0xFFC00B2C /* DMA Testmode Memory Address Register */
|
|
|
|
|
|
|
|
/* DMA Controller (0xFFC00C00 - 0xFFC00FFF) */
|
|
|
|
#define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
|
|
|
|
#define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
|
|
|
|
#define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
|
|
|
|
#define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
|
|
|
|
#define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
|
|
|
|
#define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
|
|
|
|
#define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
|
|
|
|
#define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
|
|
|
|
#define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
|
|
|
|
#define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
|
|
|
|
#define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
|
|
|
|
#define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
|
|
|
|
#define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
|
|
|
|
#define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
|
|
|
|
#define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
|
|
|
|
#define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
|
|
|
|
#define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
|
|
|
|
#define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
|
|
|
|
#define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
|
|
|
|
#define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
|
|
|
|
#define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
|
|
|
|
#define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
|
|
|
|
#define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
|
|
|
|
#define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
|
|
|
|
#define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
|
|
|
|
#define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
|
|
|
|
#define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
|
|
|
|
#define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
|
|
|
|
#define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
|
|
|
|
#define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
|
|
|
|
#define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
|
|
|
|
#define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
|
|
|
|
#define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
|
|
|
|
#define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
|
|
|
|
#define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
|
|
|
|
#define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
|
|
|
|
#define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
|
|
|
|
#define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
|
|
|
|
#define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
|
|
|
|
#define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
|
|
|
|
#define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
|
|
|
|
#define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
|
|
|
|
#define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
|
|
|
|
#define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
|
|
|
|
#define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
|
|
|
|
#define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
|
|
|
|
#define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
|
|
|
|
#define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
|
|
|
|
#define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
|
|
|
|
#define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
|
|
|
|
#define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
|
|
|
|
#define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
|
|
|
|
#define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
|
|
|
|
#define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
|
|
|
|
#define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
|
|
|
|
#define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
|
|
|
|
#define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
|
|
|
|
#define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
|
|
|
|
#define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
|
|
|
|
#define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
|
|
|
|
#define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
|
|
|
|
#define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
|
|
|
|
#define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
|
|
|
|
#define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
|
|
|
|
#define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
|
|
|
|
#define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
|
|
|
|
#define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
|
|
|
|
#define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
|
|
|
|
#define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
|
|
|
|
#define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
|
|
|
|
#define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
|
|
|
|
#define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
|
|
|
|
#define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
|
|
|
|
#define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
|
|
|
|
#define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
|
|
|
|
#define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
|
|
|
|
#define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
|
|
|
|
#define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
|
|
|
|
#define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
|
|
|
|
#define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
|
|
|
|
#define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
|
|
|
|
#define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
|
|
|
|
#define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
|
|
|
|
#define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
|
|
|
|
#define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
|
|
|
|
#define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
|
|
|
|
#define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
|
|
|
|
#define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
|
|
|
|
#define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
|
|
|
|
#define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
|
|
|
|
#define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
|
|
|
|
#define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
|
|
|
|
#define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
|
|
|
|
#define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
|
|
|
|
#define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
|
|
|
|
#define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
|
|
|
|
#define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
|
|
|
|
|
|
|
|
#define MDMA_D1_CONFIG 0xFFC00E88 /* MemDMA Stream 1 Destination Configuration Register */
|
|
|
|
#define MDMA_D1_NEXT_DESC_PTR 0xFFC00E80 /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
|
|
|
|
#define MDMA_D1_START_ADDR 0xFFC00E84 /* MemDMA Stream 1 Destination Start Address Register */
|
|
|
|
#define MDMA_D1_X_COUNT 0xFFC00E90 /* MemDMA Stream 1 Destination X Count Register */
|
|
|
|
#define MDMA_D1_Y_COUNT 0xFFC00E98 /* MemDMA Stream 1 Destination Y Count Register */
|
|
|
|
#define MDMA_D1_X_MODIFY 0xFFC00E94 /* MemDMA Stream 1 Destination X Modify Register */
|
|
|
|
#define MDMA_D1_Y_MODIFY 0xFFC00E9C /* MemDMA Stream 1 Destination Y Modify Register */
|
|
|
|
#define MDMA_D1_CURR_DESC_PTR 0xFFC00EA0 /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
|
|
|
|
#define MDMA_D1_CURR_ADDR 0xFFC00EA4 /* MemDMA Stream 1 Destination Current Address Register */
|
|
|
|
#define MDMA_D1_CURR_X_COUNT 0xFFC00EB0 /* MemDMA Stream 1 Destination Current X Count Register */
|
|
|
|
#define MDMA_D1_CURR_Y_COUNT 0xFFC00EB8 /* MemDMA Stream 1 Destination Current Y Count Register */
|
|
|
|
#define MDMA_D1_IRQ_STATUS 0xFFC00EA8 /* MemDMA Stream 1 Destination Interrupt/Status Register */
|
|
|
|
#define MDMA_D1_PERIPHERAL_MAP 0xFFC00EAC /* MemDMA Stream 1 Destination Peripheral Map Register */
|
|
|
|
|
|
|
|
#define MDMA_S1_CONFIG 0xFFC00EC8 /* MemDMA Stream 1 Source Configuration Register */
|
|
|
|
#define MDMA_S1_NEXT_DESC_PTR 0xFFC00EC0 /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
|
|
|
|
#define MDMA_S1_START_ADDR 0xFFC00EC4 /* MemDMA Stream 1 Source Start Address Register */
|
|
|
|
#define MDMA_S1_X_COUNT 0xFFC00ED0 /* MemDMA Stream 1 Source X Count Register */
|
|
|
|
#define MDMA_S1_Y_COUNT 0xFFC00ED8 /* MemDMA Stream 1 Source Y Count Register */
|
|
|
|
#define MDMA_S1_X_MODIFY 0xFFC00ED4 /* MemDMA Stream 1 Source X Modify Register */
|
|
|
|
#define MDMA_S1_Y_MODIFY 0xFFC00EDC /* MemDMA Stream 1 Source Y Modify Register */
|
|
|
|
#define MDMA_S1_CURR_DESC_PTR 0xFFC00EE0 /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
|
|
|
|
#define MDMA_S1_CURR_ADDR 0xFFC00EE4 /* MemDMA Stream 1 Source Current Address Register */
|
|
|
|
#define MDMA_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA Stream 1 Source Current X Count Register */
|
|
|
|
#define MDMA_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA Stream 1 Source Current Y Count Register */
|
|
|
|
#define MDMA_S1_IRQ_STATUS 0xFFC00EE8 /* MemDMA Stream 1 Source Interrupt/Status Register */
|
|
|
|
#define MDMA_S1_PERIPHERAL_MAP 0xFFC00EEC /* MemDMA Stream 1 Source Peripheral Map Register */
|
|
|
|
|
|
|
|
#define MDMA_D0_CONFIG 0xFFC00E08 /* MemDMA Stream 0 Destination Configuration Register */
|
|
|
|
#define MDMA_D0_NEXT_DESC_PTR 0xFFC00E00 /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
|
|
|
|
#define MDMA_D0_START_ADDR 0xFFC00E04 /* MemDMA Stream 0 Destination Start Address Register */
|
|
|
|
#define MDMA_D0_X_COUNT 0xFFC00E10 /* MemDMA Stream 0 Destination X Count Register */
|
|
|
|
#define MDMA_D0_Y_COUNT 0xFFC00E18 /* MemDMA Stream 0 Destination Y Count Register */
|
|
|
|
#define MDMA_D0_X_MODIFY 0xFFC00E14 /* MemDMA Stream 0 Destination X Modify Register */
|
|
|
|
#define MDMA_D0_Y_MODIFY 0xFFC00E1C /* MemDMA Stream 0 Destination Y Modify Register */
|
|
|
|
#define MDMA_D0_CURR_DESC_PTR 0xFFC00E20 /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
|
|
|
|
#define MDMA_D0_CURR_ADDR 0xFFC00E24 /* MemDMA Stream 0 Destination Current Address Register */
|
|
|
|
#define MDMA_D0_CURR_X_COUNT 0xFFC00E30 /* MemDMA Stream 0 Destination Current X Count Register */
|
|
|
|
#define MDMA_D0_CURR_Y_COUNT 0xFFC00E38 /* MemDMA Stream 0 Destination Current Y Count Register */
|
|
|
|
#define MDMA_D0_IRQ_STATUS 0xFFC00E28 /* MemDMA Stream 0 Destination Interrupt/Status Register */
|
|
|
|
#define MDMA_D0_PERIPHERAL_MAP 0xFFC00E2C /* MemDMA Stream 0 Destination Peripheral Map Register */
|
|
|
|
|
|
|
|
#define MDMA_S0_CONFIG 0xFFC00E48 /* MemDMA Stream 0 Source Configuration Register */
|
|
|
|
#define MDMA_S0_NEXT_DESC_PTR 0xFFC00E40 /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
|
|
|
|
#define MDMA_S0_START_ADDR 0xFFC00E44 /* MemDMA Stream 0 Source Start Address Register */
|
|
|
|
#define MDMA_S0_X_COUNT 0xFFC00E50 /* MemDMA Stream 0 Source X Count Register */
|
|
|
|
#define MDMA_S0_Y_COUNT 0xFFC00E58 /* MemDMA Stream 0 Source Y Count Register */
|
|
|
|
#define MDMA_S0_X_MODIFY 0xFFC00E54 /* MemDMA Stream 0 Source X Modify Register */
|
|
|
|
#define MDMA_S0_Y_MODIFY 0xFFC00E5C /* MemDMA Stream 0 Source Y Modify Register */
|
|
|
|
#define MDMA_S0_CURR_DESC_PTR 0xFFC00E60 /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
|
|
|
|
#define MDMA_S0_CURR_ADDR 0xFFC00E64 /* MemDMA Stream 0 Source Current Address Register */
|
|
|
|
#define MDMA_S0_CURR_X_COUNT 0xFFC00E70 /* MemDMA Stream 0 Source Current X Count Register */
|
|
|
|
#define MDMA_S0_CURR_Y_COUNT 0xFFC00E78 /* MemDMA Stream 0 Source Current Y Count Register */
|
|
|
|
#define MDMA_S0_IRQ_STATUS 0xFFC00E68 /* MemDMA Stream 0 Source Interrupt/Status Register */
|
|
|
|
#define MDMA_S0_PERIPHERAL_MAP 0xFFC00E6C /* MemDMA Stream 0 Source Peripheral Map Register */
|
|
|
|
|
|
|
|
/* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
|
|
|
|
#define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
|
|
|
|
#define PPI_STATUS 0xFFC01004 /* PPI Status Register */
|
|
|
|
#define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
|
|
|
|
#define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
|
|
|
|
#define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* System MMR Register Bits
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* PLL AND RESET MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* PLL_CTL Masks */
|
|
|
|
#define PLL_CLKIN 0x00000000 /* Pass CLKIN to PLL */
|
|
|
|
#define PLL_CLKIN_DIV2 0x00000001 /* Pass CLKIN/2 to PLL */
|
|
|
|
#define PLL_OFF 0x00000002 /* Shut off PLL clocks */
|
|
|
|
#define STOPCK_OFF 0x00000008 /* Core clock off */
|
|
|
|
#define PDWN 0x00000020 /* Put the PLL in a Deep Sleep state */
|
|
|
|
#define BYPASS 0x00000100 /* Bypass the PLL */
|
|
|
|
|
|
|
|
/* PLL_DIV Masks */
|
|
|
|
#define SCLK_DIV(x) (x) /* SCLK = VCO / x */
|
|
|
|
|
|
|
|
#define CCLK_DIV1 0x00000000 /* CCLK = VCO / 1 */
|
|
|
|
#define CCLK_DIV2 0x00000010 /* CCLK = VCO / 2 */
|
|
|
|
#define CCLK_DIV4 0x00000020 /* CCLK = VCO / 4 */
|
|
|
|
#define CCLK_DIV8 0x00000030 /* CCLK = VCO / 8 */
|
|
|
|
|
|
|
|
/* SWRST Mask */
|
|
|
|
#define SYSTEM_RESET 0x00000007 /* Initiates a system software reset */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SYSTEM INTERRUPT CONTROLLER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* SIC_IAR0 Masks */
|
|
|
|
#define P0_IVG(x) ((x)-7) /* Peripheral #0 assigned IVG #x */
|
|
|
|
#define P1_IVG(x) ((x)-7) << 0x4 /* Peripheral #1 assigned IVG #x */
|
|
|
|
#define P2_IVG(x) ((x)-7) << 0x8 /* Peripheral #2 assigned IVG #x */
|
|
|
|
#define P3_IVG(x) ((x)-7) << 0xC /* Peripheral #3 assigned IVG #x */
|
|
|
|
#define P4_IVG(x) ((x)-7) << 0x10 /* Peripheral #4 assigned IVG #x */
|
|
|
|
#define P5_IVG(x) ((x)-7) << 0x14 /* Peripheral #5 assigned IVG #x */
|
|
|
|
#define P6_IVG(x) ((x)-7) << 0x18 /* Peripheral #6 assigned IVG #x */
|
|
|
|
#define P7_IVG(x) ((x)-7) << 0x1C /* Peripheral #7 assigned IVG #x */
|
|
|
|
|
|
|
|
/* SIC_IAR1 Masks */
|
|
|
|
#define P8_IVG(x) ((x)-7) /* Peripheral #8 assigned IVG #x */
|
|
|
|
#define P9_IVG(x) ((x)-7) << 0x4 /* Peripheral #9 assigned IVG #x */
|
|
|
|
#define P10_IVG(x) ((x)-7) << 0x8 /* Peripheral #10 assigned IVG #x */
|
|
|
|
#define P11_IVG(x) ((x)-7) << 0xC /* Peripheral #11 assigned IVG #x */
|
|
|
|
#define P12_IVG(x) ((x)-7) << 0x10 /* Peripheral #12 assigned IVG #x */
|
|
|
|
#define P13_IVG(x) ((x)-7) << 0x14 /* Peripheral #13 assigned IVG #x */
|
|
|
|
#define P14_IVG(x) ((x)-7) << 0x18 /* Peripheral #14 assigned IVG #x */
|
|
|
|
#define P15_IVG(x) ((x)-7) << 0x1C /* Peripheral #15 assigned IVG #x */
|
|
|
|
|
|
|
|
/* SIC_IAR2 Masks */
|
|
|
|
#define P16_IVG(x) ((x)-7) /* Peripheral #16 assigned IVG #x */
|
|
|
|
#define P17_IVG(x) ((x)-7) << 0x4 /* Peripheral #17 assigned IVG #x */
|
|
|
|
#define P18_IVG(x) ((x)-7) << 0x8 /* Peripheral #18 assigned IVG #x */
|
|
|
|
#define P19_IVG(x) ((x)-7) << 0xC /* Peripheral #19 assigned IVG #x */
|
|
|
|
#define P20_IVG(x) ((x)-7) << 0x10 /* Peripheral #20 assigned IVG #x */
|
|
|
|
#define P21_IVG(x) ((x)-7) << 0x14 /* Peripheral #21 assigned IVG #x */
|
|
|
|
#define P22_IVG(x) ((x)-7) << 0x18 /* Peripheral #22 assigned IVG #x */
|
|
|
|
#define P23_IVG(x) ((x)-7) << 0x1C /* Peripheral #23 assigned IVG #x */
|
|
|
|
|
|
|
|
/* SIC_IMASK Masks */
|
|
|
|
#define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
|
|
|
|
#define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
|
|
|
|
#define SIC_MASK(x) (1 << (x)) /* Mask Peripheral #x interrupt */
|
|
|
|
#define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << (x))) /* Unmask Peripheral #x interrupt */
|
|
|
|
|
|
|
|
/* SIC_IWR Masks */
|
|
|
|
#define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
|
|
|
|
#define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
|
|
|
|
#define IWR_ENABLE(x) (1 << (x)) /* Wakeup Enable Peripheral #x */
|
|
|
|
#define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << (x))) /* Wakeup Disable Peripheral #x */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* WATCHDOG TIMER MASKS
|
|
|
|
*/
|
|
|
|
/* Watchdog Timer WDOG_CTL Register */
|
|
|
|
#define ICTL(x) ((x<<1) & 0x0006)
|
|
|
|
#define ENABLE_RESET 0x00000000 /* Set Watchdog Timer to generate reset */
|
|
|
|
#define ENABLE_NMI 0x00000002 /* Set Watchdog Timer to generate non-maskable interrupt */
|
|
|
|
#define ENABLE_GPI 0x00000004 /* Set Watchdog Timer to generate general-purpose interrupt */
|
|
|
|
#define DISABLE_EVT 0x00000006 /* Disable Watchdog Timer interrupts */
|
|
|
|
|
|
|
|
#define TMR_EN 0x0000
|
|
|
|
#define TMR_DIS 0x0AD0
|
|
|
|
#define TRO 0x8000
|
|
|
|
|
|
|
|
#define ICTL_P0 0x01
|
|
|
|
#define ICTL_P1 0x02
|
|
|
|
#define TRO_P 0x0F
|
|
|
|
|
|
|
|
/* RTC_STAT and RTC_ALARM register */
|
|
|
|
#define RTSEC 0x0000003F /* Real-Time Clock Seconds */
|
|
|
|
#define RTMIN 0x00000FC0 /* Real-Time Clock Minutes */
|
|
|
|
#define RTHR 0x0001F000 /* Real-Time Clock Hours */
|
|
|
|
#define RTDAY 0xFFFE0000 /* Real-Time Clock Days */
|
|
|
|
|
|
|
|
/* RTC_ICTL register */
|
|
|
|
#define SWIE 0x0001 /* Stopwatch Interrupt Enable */
|
|
|
|
#define AIE 0x0002 /* Alarm Interrupt Enable */
|
|
|
|
#define SIE 0x0004 /* Seconds (1 Hz) Interrupt Enable */
|
|
|
|
#define MIE 0x0008 /* Minutes Interrupt Enable */
|
|
|
|
#define HIE 0x0010 /* Hours Interrupt Enable */
|
|
|
|
#define DIE 0x0020 /* 24 Hours (Days) Interrupt Enable */
|
|
|
|
#define DAIE 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Interrupt Enable */
|
|
|
|
#define WCIE 0x8000 /* Write Complete Interrupt Enable */
|
|
|
|
|
|
|
|
/* RTC_ISTAT register */
|
|
|
|
#define SWEF 0x0001 /* Stopwatch Event Flag */
|
|
|
|
#define AEF 0x0002 /* Alarm Event Flag */
|
|
|
|
#define SEF 0x0004 /* Seconds (1 Hz) Event Flag */
|
|
|
|
#define MEF 0x0008 /* Minutes Event Flag */
|
|
|
|
#define HEF 0x0010 /* Hours Event Flag */
|
|
|
|
#define DEF 0x0020 /* 24 Hours (Days) Event Flag */
|
|
|
|
#define DAEF 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Event Flag */
|
|
|
|
#define WPS 0x4000 /* Write Pending Status (RO) */
|
|
|
|
#define WCOM 0x8000 /* Write Complete */
|
|
|
|
|
|
|
|
/* RTC_FAST Mask (RTC_PREN Mask) */
|
|
|
|
#define ENABLE_PRESCALE 0x00000001 /* Enable prescaler so RTC runs at 1 Hz */
|
|
|
|
#define PREN 0x00000001 /* ** Must be set after power-up for proper operation of RTC */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* UART CONTROLLER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* UART_LCR Register */
|
|
|
|
#define DLAB 0x80
|
|
|
|
#define SB 0x40
|
|
|
|
#define STP 0x20
|
|
|
|
#define EPS 0x10
|
|
|
|
#define PEN 0x08
|
|
|
|
#define STB 0x04
|
|
|
|
#define WLS(x) ((x-5) & 0x03)
|
|
|
|
|
|
|
|
#define DLAB_P 0x07
|
|
|
|
#define SB_P 0x06
|
|
|
|
#define STP_P 0x05
|
|
|
|
#define EPS_P 0x04
|
|
|
|
#define PEN_P 0x03
|
|
|
|
#define STB_P 0x02
|
|
|
|
#define WLS_P1 0x01
|
|
|
|
#define WLS_P0 0x00
|
|
|
|
|
|
|
|
/* UART_MCR Register */
|
|
|
|
#define LOOP_ENA 0x10
|
|
|
|
#define LOOP_ENA_P 0x04
|
|
|
|
|
|
|
|
/* UART_LSR Register */
|
|
|
|
#define TEMT 0x40
|
|
|
|
#define THRE 0x20
|
|
|
|
#define BI 0x10
|
|
|
|
#define FE 0x08
|
|
|
|
#define PE 0x04
|
|
|
|
#define OE 0x02
|
|
|
|
#define DR 0x01
|
|
|
|
|
|
|
|
#define TEMP_P 0x06
|
|
|
|
#define THRE_P 0x05
|
|
|
|
#define BI_P 0x04
|
|
|
|
#define FE_P 0x03
|
|
|
|
#define PE_P 0x02
|
|
|
|
#define OE_P 0x01
|
|
|
|
#define DR_P 0x00
|
|
|
|
|
|
|
|
/* UART_IER Register */
|
|
|
|
#define ELSI 0x04
|
|
|
|
#define ETBEI 0x02
|
|
|
|
#define ERBFI 0x01
|
|
|
|
|
|
|
|
#define ELSI_P 0x02
|
|
|
|
#define ETBEI_P 0x01
|
|
|
|
#define ERBFI_P 0x00
|
|
|
|
|
|
|
|
/* UART_IIR Register */
|
|
|
|
#define STATUS(x) ((x << 1) & 0x06)
|
|
|
|
#define NINT 0x01
|
|
|
|
#define STATUS_P1 0x02
|
|
|
|
#define STATUS_P0 0x01
|
|
|
|
#define NINT_P 0x00
|
|
|
|
|
|
|
|
/* UART_GCTL Register */
|
|
|
|
#define FFE 0x20
|
|
|
|
#define FPE 0x10
|
|
|
|
#define RPOLC 0x08
|
|
|
|
#define TPOLC 0x04
|
|
|
|
#define IREN 0x02
|
|
|
|
#define UCEN 0x01
|
|
|
|
|
|
|
|
#define FFE_P 0x05
|
|
|
|
#define FPE_P 0x04
|
|
|
|
#define RPOLC_P 0x03
|
|
|
|
#define TPOLC_P 0x02
|
|
|
|
#define IREN_P 0x01
|
|
|
|
#define UCEN_P 0x00
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SERIAL PORT MASKS
|
|
|
|
*/
|
|
|
|
/* SPORTx_TCR1 Masks */
|
|
|
|
#define TSPEN 0x0001 /* TX enable */
|
|
|
|
#define ITCLK 0x0002 /* Internal TX Clock Select */
|
|
|
|
#define TDTYPE 0x000C /* TX Data Formatting Select */
|
|
|
|
#define TLSBIT 0x0010 /* TX Bit Order */
|
|
|
|
#define ITFS 0x0200 /* Internal TX Frame Sync Select */
|
|
|
|
#define TFSR 0x0400 /* TX Frame Sync Required Select */
|
|
|
|
#define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
|
|
|
|
#define LTFS 0x1000 /* Low TX Frame Sync Select */
|
|
|
|
#define LATFS 0x2000 /* Late TX Frame Sync Select */
|
|
|
|
#define TCKFE 0x4000 /* TX Clock Falling Edge Select */
|
|
|
|
|
|
|
|
/* SPORTx_TCR2 Masks */
|
|
|
|
#define SLEN 0x001F /*TX Word Length */
|
|
|
|
#define TXSE 0x0100 /*TX Secondary Enable */
|
|
|
|
#define TSFSE 0x0200 /*TX Stereo Frame Sync Enable */
|
|
|
|
#define TRFST 0x0400 /*TX Right-First Data Order */
|
|
|
|
|
|
|
|
/* SPORTx_RCR1 Masks */
|
|
|
|
#define RSPEN 0x0001 /* RX enable */
|
|
|
|
#define IRCLK 0x0002 /* Internal RX Clock Select */
|
|
|
|
#define RDTYPE 0x000C /* RX Data Formatting Select */
|
|
|
|
#define RULAW 0x0008 /* u-Law enable */
|
|
|
|
#define RALAW 0x000C /* A-Law enable */
|
|
|
|
#define RLSBIT 0x0010 /* RX Bit Order */
|
|
|
|
#define IRFS 0x0200 /* Internal RX Frame Sync Select */
|
|
|
|
#define RFSR 0x0400 /* RX Frame Sync Required Select */
|
|
|
|
#define LRFS 0x1000 /* Low RX Frame Sync Select */
|
|
|
|
#define LARFS 0x2000 /* Late RX Frame Sync Select */
|
|
|
|
#define RCKFE 0x4000 /* RX Clock Falling Edge Select */
|
|
|
|
|
|
|
|
/* SPORTx_RCR2 Masks */
|
|
|
|
#define SLEN 0x001F /* RX Word Length */
|
|
|
|
#define RXSE 0x0100 /* RX Secondary Enable */
|
|
|
|
#define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
|
|
|
|
#define RRFST 0x0400 /* Right-First Data Order */
|
|
|
|
|
|
|
|
/* SPORTx_STAT Masks */
|
|
|
|
#define RXNE 0x0001 /* RX FIFO Not Empty Status */
|
|
|
|
#define RUVF 0x0002 /* RX Underflow Status */
|
|
|
|
#define ROVF 0x0004 /* RX Overflow Status */
|
|
|
|
#define TXF 0x0008 /* TX FIFO Full Status */
|
|
|
|
#define TUVF 0x0010 /* TX Underflow Status */
|
|
|
|
#define TOVF 0x0020 /* TX Overflow Status */
|
|
|
|
#define TXHRE 0x0040 /* TX Hold Register Empty */
|
|
|
|
|
|
|
|
/* SPORTx_MCMC1 Masks */
|
|
|
|
#define WSIZE 0x0000F000 /* Multichannel Window Size Field */
|
|
|
|
#define WOFF 0x000003FF /* /Multichannel Window Offset Field */
|
|
|
|
|
|
|
|
/* SPORTx_MCMC2 Masks */
|
|
|
|
#define MCCRM 0x00000003 /* Multichannel Clock Recovery Mode */
|
|
|
|
#define MCDTXPE 0x00000004 /* Multichannel DMA Transmit Packing */
|
|
|
|
#define MCDRXPE 0x00000008 /* Multichannel DMA Receive Packing */
|
|
|
|
#define MCMEN 0x00000010 /* Multichannel Frame Mode Enable */
|
|
|
|
#define FSDR 0x00000080 /* Multichannel Frame Sync to Data Relationship */
|
|
|
|
#define MFD 0x0000F000 /* Multichannel Frame Delay */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PARALLEL PERIPHERAL INTERFACE (PPI) MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* PPI_CONTROL Masks */
|
|
|
|
#define PORT_EN 0x00000001 /* PPI Port Enable */
|
|
|
|
#define PORT_DIR 0x00000002 /* PPI Port Direction */
|
|
|
|
#define XFR_TYPE 0x0000000C /* PPI Transfer Type */
|
|
|
|
#define PORT_CFG 0x00000030 /* PPI Port Configuration */
|
|
|
|
#define FLD_SEL 0x00000040 /* PPI Active Field Select */
|
|
|
|
#define PACK_EN 0x00000080 /* PPI Packing Mode */
|
|
|
|
#define DMA32 0x00000100 /* PPI 32-bit DMA Enable */
|
|
|
|
#define SKIP_EN 0x00000200 /* PPI Skip Element Enable */
|
|
|
|
#define SKIP_EO 0x00000400 /* PPI Skip Even/Odd Elements */
|
|
|
|
#define DLENGTH 0x00003800 /* PPI Data Length */
|
|
|
|
#define DLEN_8 0x0 /* PPI Data Length mask for DLEN=8 */
|
|
|
|
#define DLEN(x) (((x-9) & 0x07) << 11) /* PPI Data Length (only works for x=10-->x=16) */
|
|
|
|
#define POL 0x0000C000 /* PPI Signal Polarities */
|
|
|
|
|
|
|
|
/* PPI_STATUS Masks */
|
|
|
|
#define FLD 0x00000400 /* Field Indicator */
|
|
|
|
#define FT_ERR 0x00000800 /* Frame Track Error */
|
|
|
|
#define OVR 0x00001000 /* FIFO Overflow Error */
|
|
|
|
#define UNDR 0x00002000 /* FIFO Underrun Error */
|
|
|
|
#define ERR_DET 0x00004000 /* Error Detected Indicator */
|
|
|
|
#define ERR_NCOR 0x00008000 /* Error Not Corrected Indicator */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA CONTROLLER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
|
|
|
|
#define DMAEN 0x00000001 /* Channel Enable */
|
|
|
|
#define WNR 0x00000002 /* Channel Direction (W/R*) */
|
|
|
|
#define WDSIZE_8 0x00000000 /* Word Size 8 bits */
|
|
|
|
#define WDSIZE_16 0x00000004 /* Word Size 16 bits */
|
|
|
|
#define WDSIZE_32 0x00000008 /* Word Size 32 bits */
|
|
|
|
#define DMA2D 0x00000010 /* 2D/1D* Mode */
|
|
|
|
#define RESTART 0x00000020 /* Restart */
|
|
|
|
#define DI_SEL 0x00000040 /* Data Interrupt Select */
|
|
|
|
#define DI_EN 0x00000080 /* Data Interrupt Enable */
|
|
|
|
#define NDSIZE 0x00000900 /* Next Descriptor Size */
|
|
|
|
#define FLOW 0x00007000 /* Flow Control */
|
|
|
|
|
|
|
|
#define DMAEN_P 0 /* Channel Enable */
|
|
|
|
#define WNR_P 1 /* Channel Direction (W/R*) */
|
|
|
|
#define DMA2D_P 4 /* 2D/1D* Mode */
|
|
|
|
#define RESTART_P 5 /* Restart */
|
|
|
|
#define DI_SEL_P 6 /* Data Interrupt Select */
|
|
|
|
#define DI_EN_P 7 /* Data Interrupt Enable */
|
|
|
|
|
|
|
|
/* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
|
|
|
|
#define DMA_DONE 0x00000001 /* DMA Done Indicator */
|
|
|
|
#define DMA_ERR 0x00000002 /* DMA Error Indicator */
|
|
|
|
#define DFETCH 0x00000004 /* Descriptor Fetch Indicator */
|
|
|
|
#define DMA_RUN 0x00000008 /* DMA Running Indicator */
|
|
|
|
|
|
|
|
#define DMA_DONE_P 0 /* DMA Done Indicator */
|
|
|
|
#define DMA_ERR_P 1 /* DMA Error Indicator */
|
|
|
|
#define DFETCH_P 2 /* Descriptor Fetch Indicator */
|
|
|
|
#define DMA_RUN_P 3 /* DMA Running Indicator */
|
|
|
|
|
|
|
|
/* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
|
|
|
|
#define CTYPE 0x00000040 /* DMA Channel Type Indicator */
|
|
|
|
#define CTYPE_P 6 /* DMA Channel Type Indicator BIT POSITION */
|
|
|
|
#define PCAP8 0x00000080 /* DMA 8-bit Operation Indicator */
|
|
|
|
#define PCAP16 0x00000100 /* DMA 16-bit Operation Indicator */
|
|
|
|
#define PCAP32 0x00000200 /* DMA 32-bit Operation Indicator */
|
|
|
|
#define PCAPWR 0x00000400 /* DMA Write Operation Indicator */
|
|
|
|
#define PCAPRD 0x00000800 /* DMA Read Operation Indicator */
|
|
|
|
#define PMAP 0x00007000 /* DMA Peripheral Map Field */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* GENERAL PURPOSE TIMER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* PWM Timer bit definitions */
|
|
|
|
|
|
|
|
/* TIMER_ENABLE Register */
|
|
|
|
#define TIMEN0 0x0001
|
|
|
|
#define TIMEN1 0x0002
|
|
|
|
#define TIMEN2 0x0004
|
|
|
|
|
|
|
|
#define TIMEN0_P 0x00
|
|
|
|
#define TIMEN1_P 0x01
|
|
|
|
#define TIMEN2_P 0x02
|
|
|
|
|
|
|
|
/* TIMER_DISABLE Register */
|
|
|
|
#define TIMDIS0 0x0001
|
|
|
|
#define TIMDIS1 0x0002
|
|
|
|
#define TIMDIS2 0x0004
|
|
|
|
|
|
|
|
#define TIMDIS0_P 0x00
|
|
|
|
#define TIMDIS1_P 0x01
|
|
|
|
#define TIMDIS2_P 0x02
|
|
|
|
|
|
|
|
/* TIMER_STATUS Register */
|
|
|
|
#define TIMIL0 0x0001
|
|
|
|
#define TIMIL1 0x0002
|
|
|
|
#define TIMIL2 0x0004
|
|
|
|
#define TOVL_ERR0 0x0010
|
|
|
|
#define TOVL_ERR1 0x0020
|
|
|
|
#define TOVL_ERR2 0x0040
|
|
|
|
#define TRUN0 0x1000
|
|
|
|
#define TRUN1 0x2000
|
|
|
|
#define TRUN2 0x4000
|
|
|
|
|
|
|
|
#define TIMIL0_P 0x00
|
|
|
|
#define TIMIL1_P 0x01
|
|
|
|
#define TIMIL2_P 0x02
|
|
|
|
#define TOVL_ERR0_P 0x04
|
|
|
|
#define TOVL_ERR1_P 0x05
|
|
|
|
#define TOVL_ERR2_P 0x06
|
|
|
|
#define TRUN0_P 0x0C
|
|
|
|
#define TRUN1_P 0x0D
|
|
|
|
#define TRUN2_P 0x0E
|
|
|
|
|
|
|
|
/* TIMERx_CONFIG Registers */
|
|
|
|
#define PWM_OUT 0x0001
|
|
|
|
#define WDTH_CAP 0x0002
|
|
|
|
#define EXT_CLK 0x0003
|
|
|
|
#define PULSE_HI 0x0004
|
|
|
|
#define PERIOD_CNT 0x0008
|
|
|
|
#define IRQ_ENA 0x0010
|
|
|
|
#define TIN_SEL 0x0020
|
|
|
|
#define OUT_DIS 0x0040
|
|
|
|
#define CLK_SEL 0x0080
|
|
|
|
#define TOGGLE_HI 0x0100
|
|
|
|
#define EMU_RUN 0x0200
|
|
|
|
#define ERR_TYP(x) ((x & 0x03) << 14)
|
|
|
|
|
|
|
|
#define TMODE_P0 0x00
|
|
|
|
#define TMODE_P1 0x01
|
|
|
|
#define PULSE_HI_P 0x02
|
|
|
|
#define PERIOD_CNT_P 0x03
|
|
|
|
#define IRQ_ENA_P 0x04
|
|
|
|
#define TIN_SEL_P 0x05
|
|
|
|
#define OUT_DIS_P 0x06
|
|
|
|
#define CLK_SEL_P 0x07
|
|
|
|
#define TOGGLE_HI_P 0x08
|
|
|
|
#define EMU_RUN_P 0x09
|
|
|
|
#define ERR_TYP_P0 0x0E
|
|
|
|
#define ERR_TYP_P1 0x0F
|
|
|
|
|
|
|
|
/*
|
|
|
|
* PROGRAMMABLE FLAG MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* General Purpose IO (0xFFC00700 - 0xFFC007FF) Masks */
|
|
|
|
#define PF0 0x0001
|
|
|
|
#define PF1 0x0002
|
|
|
|
#define PF2 0x0004
|
|
|
|
#define PF3 0x0008
|
|
|
|
#define PF4 0x0010
|
|
|
|
#define PF5 0x0020
|
|
|
|
#define PF6 0x0040
|
|
|
|
#define PF7 0x0080
|
|
|
|
#define PF8 0x0100
|
|
|
|
#define PF9 0x0200
|
|
|
|
#define PF10 0x0400
|
|
|
|
#define PF11 0x0800
|
|
|
|
#define PF12 0x1000
|
|
|
|
#define PF13 0x2000
|
|
|
|
#define PF14 0x4000
|
|
|
|
#define PF15 0x8000
|
|
|
|
|
|
|
|
/* General Purpose IO (0xFFC00700 - 0xFFC007FF) BIT POSITIONS */
|
|
|
|
#define PF0_P 0
|
|
|
|
#define PF1_P 1
|
|
|
|
#define PF2_P 2
|
|
|
|
#define PF3_P 3
|
|
|
|
#define PF4_P 4
|
|
|
|
#define PF5_P 5
|
|
|
|
#define PF6_P 6
|
|
|
|
#define PF7_P 7
|
|
|
|
#define PF8_P 8
|
|
|
|
#define PF9_P 9
|
|
|
|
#define PF10_P 10
|
|
|
|
#define PF11_P 11
|
|
|
|
#define PF12_P 12
|
|
|
|
#define PF13_P 13
|
|
|
|
#define PF14_P 14
|
|
|
|
#define PF15_P 15
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SERIAL PERIPHERAL INTERFACE (SPI) MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* SPI_CTL Masks */
|
|
|
|
#define TIMOD 0x00000003 /* Transfer initiation mode and interrupt generation */
|
|
|
|
#define SZ 0x00000004 /* Send Zero (=0) or last (=1) word when TDBR empty. */
|
|
|
|
#define GM 0x00000008 /* When RDBR full, get more (=1) data or discard (=0) incoming Data */
|
|
|
|
#define PSSE 0x00000010 /* Enable (=1) Slave-Select input for Master. */
|
|
|
|
#define EMISO 0x00000020 /* Enable (=1) MISO pin as an output. */
|
|
|
|
#define SIZE 0x00000100 /* Word length (0 => 8 bits, 1 => 16 bits) */
|
|
|
|
#define LSBF 0x00000200 /* Data format (0 => MSB sent/received first 1 => LSB sent/received first) */
|
|
|
|
#define CPHA 0x00000400 /* Clock phase (0 => SPICLK starts toggling in middle of xfer, 1 => SPICLK toggles at the beginning of xfer. */
|
|
|
|
#define CPOL 0x00000800 /* Clock polarity (0 => active-high, 1 => active-low) */
|
|
|
|
#define MSTR 0x00001000 /* Configures SPI as master (=1) or slave (=0) */
|
|
|
|
#define WOM 0x00002000 /* Open drain (=1) data output enable (for MOSI and MISO) */
|
|
|
|
#define SPE 0x00004000 /* SPI module enable (=1), disable (=0) */
|
|
|
|
|
|
|
|
/* SPI_FLG Masks */
|
|
|
|
#define FLS1 0x00000002 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
|
|
|
|
#define FLS2 0x00000004 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
|
|
|
|
#define FLS3 0x00000008 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
|
|
|
|
#define FLS4 0x00000010 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
|
|
|
|
#define FLS5 0x00000020 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
|
|
|
|
#define FLS6 0x00000040 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
|
|
|
|
#define FLS7 0x00000080 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
|
|
|
|
#define FLG1 0x00000200 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
|
|
|
|
#define FLG2 0x00000400 /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
|
|
|
|
#define FLG3 0x00000800 /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
|
|
|
|
#define FLG4 0x00001000 /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
|
|
|
|
#define FLG5 0x00002000 /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
|
|
|
|
#define FLG6 0x00004000 /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
|
|
|
|
#define FLG7 0x00008000 /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
|
|
|
|
|
|
|
|
/* SPI_FLG Bit Positions */
|
|
|
|
#define FLS1_P 0x00000001 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
|
|
|
|
#define FLS2_P 0x00000002 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
|
|
|
|
#define FLS3_P 0x00000003 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
|
|
|
|
#define FLS4_P 0x00000004 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
|
|
|
|
#define FLS5_P 0x00000005 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
|
|
|
|
#define FLS6_P 0x00000006 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
|
|
|
|
#define FLS7_P 0x00000007 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
|
|
|
|
#define FLG1_P 0x00000009 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
|
|
|
|
#define FLG2_P 0x0000000A /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
|
|
|
|
#define FLG3_P 0x0000000B /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
|
|
|
|
#define FLG4_P 0x0000000C /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
|
|
|
|
#define FLG5_P 0x0000000D /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
|
|
|
|
#define FLG6_P 0x0000000E /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
|
|
|
|
#define FLG7_P 0x0000000F /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
|
|
|
|
|
|
|
|
/* SPI_STAT Masks */
|
|
|
|
#define SPIF 0x00000001 /* Set (=1) when SPI single-word transfer complete */
|
|
|
|
#define MODF 0x00000002 /* Set(=1)in a master device when some other device tries to become master */
|
|
|
|
#define TXE 0x00000004 /* Set (=1) when transmission occurs with no new data in SPI_TDBR */
|
|
|
|
#define TXS 0x00000008 /* SPI_TDBR Data Buffer Status (0=Empty, 1=Full) */
|
|
|
|
#define RBSY 0x00000010 /* Set (=1) when data is received with RDBR full */
|
|
|
|
#define RXS 0x00000020 /* SPI_RDBR Data Buffer Status (0=Empty, 1=Full) */
|
|
|
|
#define TXCOL 0x00000040 /* When set (=1), corrupt data may have been transmitted */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ASYNCHRONOUS MEMORY CONTROLLER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* AMGCTL Masks */
|
|
|
|
#define AMCKEN 0x00000001 /* Enable CLKOUT */
|
|
|
|
#define AMBEN_B0 0x00000002 /* Enable Asynchronous Memory Bank 0 only */
|
|
|
|
#define AMBEN_B0_B1 0x00000004 /* Enable Asynchronous Memory Banks 0 & 1 only */
|
|
|
|
#define AMBEN_B0_B1_B2 0x00000006 /* Enable Asynchronous Memory Banks 0, 1, and 2 */
|
|
|
|
#define AMBEN_ALL 0x00000008 /* Enable Asynchronous Memory Banks (all) 0, 1, 2, and 3 */
|
|
|
|
|
|
|
|
/* AMGCTL Bit Positions */
|
|
|
|
#define AMCKEN_P 0x00000000 /* Enable CLKOUT */
|
|
|
|
#define AMBEN_P0 0x00000001 /* Asynchronous Memory Enable, 000 - banks 0-3 disabled, 001 - Bank 0 enabled */
|
|
|
|
#define AMBEN_P1 0x00000002 /* Asynchronous Memory Enable, 010 - banks 0&1 enabled, 011 - banks 0-3 enabled */
|
|
|
|
#define AMBEN_P2 0x00000003 /* Asynchronous Memory Enable, 1xx - All banks (bank 0, 1, 2, and 3) enabled */
|
|
|
|
|
|
|
|
/* AMBCTL0 Masks */
|
|
|
|
#define B0RDYEN 0x00000001 /* Bank 0 RDY Enable, 0=disable, 1=enable */
|
|
|
|
#define B0RDYPOL 0x00000002 /* Bank 0 RDY Active high, 0=active low, 1=active high */
|
|
|
|
#define B0TT_1 0x00000004 /* Bank 0 Transition Time from Read to Write = 1 cycle */
|
|
|
|
#define B0TT_2 0x00000008 /* Bank 0 Transition Time from Read to Write = 2 cycles */
|
|
|
|
#define B0TT_3 0x0000000C /* Bank 0 Transition Time from Read to Write = 3 cycles */
|
|
|
|
#define B0TT_4 0x00000000 /* Bank 0 Transition Time from Read to Write = 4 cycles */
|
|
|
|
#define B0ST_1 0x00000010 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=1 cycle */
|
|
|
|
#define B0ST_2 0x00000020 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=2 cycles */
|
|
|
|
#define B0ST_3 0x00000030 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=3 cycles */
|
|
|
|
#define B0ST_4 0x00000000 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=4 cycles */
|
|
|
|
#define B0HT_1 0x00000040 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 1 cycle */
|
|
|
|
#define B0HT_2 0x00000080 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 2 cycles */
|
|
|
|
#define B0HT_3 0x000000C0 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 3 cycles */
|
|
|
|
#define B0HT_0 0x00000000 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 0 cycles */
|
|
|
|
#define B0RAT_1 0x00000100 /* Bank 0 Read Access Time = 1 cycle */
|
|
|
|
#define B0RAT_2 0x00000200 /* Bank 0 Read Access Time = 2 cycles */
|
|
|
|
#define B0RAT_3 0x00000300 /* Bank 0 Read Access Time = 3 cycles */
|
|
|
|
#define B0RAT_4 0x00000400 /* Bank 0 Read Access Time = 4 cycles */
|
|
|
|
#define B0RAT_5 0x00000500 /* Bank 0 Read Access Time = 5 cycles */
|
|
|
|
#define B0RAT_6 0x00000600 /* Bank 0 Read Access Time = 6 cycles */
|
|
|
|
#define B0RAT_7 0x00000700 /* Bank 0 Read Access Time = 7 cycles */
|
|
|
|
#define B0RAT_8 0x00000800 /* Bank 0 Read Access Time = 8 cycles */
|
|
|
|
#define B0RAT_9 0x00000900 /* Bank 0 Read Access Time = 9 cycles */
|
|
|
|
#define B0RAT_10 0x00000A00 /* Bank 0 Read Access Time = 10 cycles */
|
|
|
|
#define B0RAT_11 0x00000B00 /* Bank 0 Read Access Time = 11 cycles */
|
|
|
|
#define B0RAT_12 0x00000C00 /* Bank 0 Read Access Time = 12 cycles */
|
|
|
|
#define B0RAT_13 0x00000D00 /* Bank 0 Read Access Time = 13 cycles */
|
|
|
|
#define B0RAT_14 0x00000E00 /* Bank 0 Read Access Time = 14 cycles */
|
|
|
|
#define B0RAT_15 0x00000F00 /* Bank 0 Read Access Time = 15 cycles */
|
|
|
|
#define B0WAT_1 0x00001000 /* Bank 0 Write Access Time = 1 cycle */
|
|
|
|
#define B0WAT_2 0x00002000 /* Bank 0 Write Access Time = 2 cycles */
|
|
|
|
#define B0WAT_3 0x00003000 /* Bank 0 Write Access Time = 3 cycles */
|
|
|
|
#define B0WAT_4 0x00004000 /* Bank 0 Write Access Time = 4 cycles */
|
|
|
|
#define B0WAT_5 0x00005000 /* Bank 0 Write Access Time = 5 cycles */
|
|
|
|
#define B0WAT_6 0x00006000 /* Bank 0 Write Access Time = 6 cycles */
|
|
|
|
#define B0WAT_7 0x00007000 /* Bank 0 Write Access Time = 7 cycles */
|
|
|
|
#define B0WAT_8 0x00008000 /* Bank 0 Write Access Time = 8 cycles */
|
|
|
|
#define B0WAT_9 0x00009000 /* Bank 0 Write Access Time = 9 cycles */
|
|
|
|
#define B0WAT_10 0x0000A000 /* Bank 0 Write Access Time = 10 cycles */
|
|
|
|
#define B0WAT_11 0x0000B000 /* Bank 0 Write Access Time = 11 cycles */
|
|
|
|
#define B0WAT_12 0x0000C000 /* Bank 0 Write Access Time = 12 cycles */
|
|
|
|
#define B0WAT_13 0x0000D000 /* Bank 0 Write Access Time = 13 cycles */
|
|
|
|
#define B0WAT_14 0x0000E000 /* Bank 0 Write Access Time = 14 cycles */
|
|
|
|
#define B0WAT_15 0x0000F000 /* Bank 0 Write Access Time = 15 cycles */
|
|
|
|
#define B1RDYEN 0x00010000 /* Bank 1 RDY enable, 0=disable, 1=enable */
|
|
|
|
#define B1RDYPOL 0x00020000 /* Bank 1 RDY Active high, 0=active low, 1=active high */
|
|
|
|
#define B1TT_1 0x00040000 /* Bank 1 Transition Time from Read to Write = 1 cycle */
|
|
|
|
#define B1TT_2 0x00080000 /* Bank 1 Transition Time from Read to Write = 2 cycles */
|
|
|
|
#define B1TT_3 0x000C0000 /* Bank 1 Transition Time from Read to Write = 3 cycles */
|
|
|
|
#define B1TT_4 0x00000000 /* Bank 1 Transition Time from Read to Write = 4 cycles */
|
|
|
|
#define B1ST_1 0x00100000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
|
|
|
|
#define B1ST_2 0x00200000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
|
|
|
|
#define B1ST_3 0x00300000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
|
|
|
|
#define B1ST_4 0x00000000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
|
|
|
|
#define B1HT_1 0x00400000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
|
|
|
|
#define B1HT_2 0x00800000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
|
|
|
|
#define B1HT_3 0x00C00000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
|
|
|
|
#define B1HT_0 0x00000000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
|
|
|
|
#define B1RAT_1 0x01000000 /* Bank 1 Read Access Time = 1 cycle */
|
|
|
|
#define B1RAT_2 0x02000000 /* Bank 1 Read Access Time = 2 cycles */
|
|
|
|
#define B1RAT_3 0x03000000 /* Bank 1 Read Access Time = 3 cycles */
|
|
|
|
#define B1RAT_4 0x04000000 /* Bank 1 Read Access Time = 4 cycles */
|
|
|
|
#define B1RAT_5 0x05000000 /* Bank 1 Read Access Time = 5 cycles */
|
|
|
|
#define B1RAT_6 0x06000000 /* Bank 1 Read Access Time = 6 cycles */
|
|
|
|
#define B1RAT_7 0x07000000 /* Bank 1 Read Access Time = 7 cycles */
|
|
|
|
#define B1RAT_8 0x08000000 /* Bank 1 Read Access Time = 8 cycles */
|
|
|
|
#define B1RAT_9 0x09000000 /* Bank 1 Read Access Time = 9 cycles */
|
|
|
|
#define B1RAT_10 0x0A000000 /* Bank 1 Read Access Time = 10 cycles */
|
|
|
|
#define B1RAT_11 0x0B000000 /* Bank 1 Read Access Time = 11 cycles */
|
|
|
|
#define B1RAT_12 0x0C000000 /* Bank 1 Read Access Time = 12 cycles */
|
|
|
|
#define B1RAT_13 0x0D000000 /* Bank 1 Read Access Time = 13 cycles */
|
|
|
|
#define B1RAT_14 0x0E000000 /* Bank 1 Read Access Time = 14 cycles */
|
|
|
|
#define B1RAT_15 0x0F000000 /* Bank 1 Read Access Time = 15 cycles */
|
|
|
|
#define B1WAT_1 0x10000000 /* Bank 1 Write Access Time = 1 cycle */
|
|
|
|
#define B1WAT_2 0x20000000 /* Bank 1 Write Access Time = 2 cycles */
|
|
|
|
#define B1WAT_3 0x30000000 /* Bank 1 Write Access Time = 3 cycles */
|
|
|
|
#define B1WAT_4 0x40000000 /* Bank 1 Write Access Time = 4 cycles */
|
|
|
|
#define B1WAT_5 0x50000000 /* Bank 1 Write Access Time = 5 cycles */
|
|
|
|
#define B1WAT_6 0x60000000 /* Bank 1 Write Access Time = 6 cycles */
|
|
|
|
#define B1WAT_7 0x70000000 /* Bank 1 Write Access Time = 7 cycles */
|
|
|
|
#define B1WAT_8 0x80000000 /* Bank 1 Write Access Time = 8 cycles */
|
|
|
|
#define B1WAT_9 0x90000000 /* Bank 1 Write Access Time = 9 cycles */
|
|
|
|
#define B1WAT_10 0xA0000000 /* Bank 1 Write Access Time = 10 cycles */
|
|
|
|
#define B1WAT_11 0xB0000000 /* Bank 1 Write Access Time = 11 cycles */
|
|
|
|
#define B1WAT_12 0xC0000000 /* Bank 1 Write Access Time = 12 cycles */
|
|
|
|
#define B1WAT_13 0xD0000000 /* Bank 1 Write Access Time = 13 cycles */
|
|
|
|
#define B1WAT_14 0xE0000000 /* Bank 1 Write Access Time = 14 cycles */
|
|
|
|
#define B1WAT_15 0xF0000000 /* Bank 1 Write Access Time = 15 cycles */
|
|
|
|
|
|
|
|
/* AMBCTL1 Masks */
|
|
|
|
#define B2RDYEN 0x00000001 /* Bank 2 RDY Enable, 0=disable, 1=enable */
|
|
|
|
#define B2RDYPOL 0x00000002 /* Bank 2 RDY Active high, 0=active low, 1=active high */
|
|
|
|
#define B2TT_1 0x00000004 /* Bank 2 Transition Time from Read to Write = 1 cycle */
|
|
|
|
#define B2TT_2 0x00000008 /* Bank 2 Transition Time from Read to Write = 2 cycles */
|
|
|
|
#define B2TT_3 0x0000000C /* Bank 2 Transition Time from Read to Write = 3 cycles */
|
|
|
|
#define B2TT_4 0x00000000 /* Bank 2 Transition Time from Read to Write = 4 cycles */
|
|
|
|
#define B2ST_1 0x00000010 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
|
|
|
|
#define B2ST_2 0x00000020 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
|
|
|
|
#define B2ST_3 0x00000030 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
|
|
|
|
#define B2ST_4 0x00000000 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
|
|
|
|
#define B2HT_1 0x00000040 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
|
|
|
|
#define B2HT_2 0x00000080 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
|
|
|
|
#define B2HT_3 0x000000C0 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
|
|
|
|
#define B2HT_0 0x00000000 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
|
|
|
|
#define B2RAT_1 0x00000100 /* Bank 2 Read Access Time = 1 cycle */
|
|
|
|
#define B2RAT_2 0x00000200 /* Bank 2 Read Access Time = 2 cycles */
|
|
|
|
#define B2RAT_3 0x00000300 /* Bank 2 Read Access Time = 3 cycles */
|
|
|
|
#define B2RAT_4 0x00000400 /* Bank 2 Read Access Time = 4 cycles */
|
|
|
|
#define B2RAT_5 0x00000500 /* Bank 2 Read Access Time = 5 cycles */
|
|
|
|
#define B2RAT_6 0x00000600 /* Bank 2 Read Access Time = 6 cycles */
|
|
|
|
#define B2RAT_7 0x00000700 /* Bank 2 Read Access Time = 7 cycles */
|
|
|
|
#define B2RAT_8 0x00000800 /* Bank 2 Read Access Time = 8 cycles */
|
|
|
|
#define B2RAT_9 0x00000900 /* Bank 2 Read Access Time = 9 cycles */
|
|
|
|
#define B2RAT_10 0x00000A00 /* Bank 2 Read Access Time = 10 cycles */
|
|
|
|
#define B2RAT_11 0x00000B00 /* Bank 2 Read Access Time = 11 cycles */
|
|
|
|
#define B2RAT_12 0x00000C00 /* Bank 2 Read Access Time = 12 cycles */
|
|
|
|
#define B2RAT_13 0x00000D00 /* Bank 2 Read Access Time = 13 cycles */
|
|
|
|
#define B2RAT_14 0x00000E00 /* Bank 2 Read Access Time = 14 cycles */
|
|
|
|
#define B2RAT_15 0x00000F00 /* Bank 2 Read Access Time = 15 cycles */
|
|
|
|
#define B2WAT_1 0x00001000 /* Bank 2 Write Access Time = 1 cycle */
|
|
|
|
#define B2WAT_2 0x00002000 /* Bank 2 Write Access Time = 2 cycles */
|
|
|
|
#define B2WAT_3 0x00003000 /* Bank 2 Write Access Time = 3 cycles */
|
|
|
|
#define B2WAT_4 0x00004000 /* Bank 2 Write Access Time = 4 cycles */
|
|
|
|
#define B2WAT_5 0x00005000 /* Bank 2 Write Access Time = 5 cycles */
|
|
|
|
#define B2WAT_6 0x00006000 /* Bank 2 Write Access Time = 6 cycles */
|
|
|
|
#define B2WAT_7 0x00007000 /* Bank 2 Write Access Time = 7 cycles */
|
|
|
|
#define B2WAT_8 0x00008000 /* Bank 2 Write Access Time = 8 cycles */
|
|
|
|
#define B2WAT_9 0x00009000 /* Bank 2 Write Access Time = 9 cycles */
|
|
|
|
#define B2WAT_10 0x0000A000 /* Bank 2 Write Access Time = 10 cycles */
|
|
|
|
#define B2WAT_11 0x0000B000 /* Bank 2 Write Access Time = 11 cycles */
|
|
|
|
#define B2WAT_12 0x0000C000 /* Bank 2 Write Access Time = 12 cycles */
|
|
|
|
#define B2WAT_13 0x0000D000 /* Bank 2 Write Access Time = 13 cycles */
|
|
|
|
#define B2WAT_14 0x0000E000 /* Bank 2 Write Access Time = 14 cycles */
|
|
|
|
#define B2WAT_15 0x0000F000 /* Bank 2 Write Access Time = 15 cycles */
|
|
|
|
#define B3RDYEN 0x00010000 /* Bank 3 RDY enable, 0=disable, 1=enable */
|
|
|
|
#define B3RDYPOL 0x00020000 /* Bank 3 RDY Active high, 0=active low, 1=active high */
|
|
|
|
#define B3TT_1 0x00040000 /* Bank 3 Transition Time from Read to Write = 1 cycle */
|
|
|
|
#define B3TT_2 0x00080000 /* Bank 3 Transition Time from Read to Write = 2 cycles */
|
|
|
|
#define B3TT_3 0x000C0000 /* Bank 3 Transition Time from Read to Write = 3 cycles */
|
|
|
|
#define B3TT_4 0x00000000 /* Bank 3 Transition Time from Read to Write = 4 cycles */
|
|
|
|
#define B3ST_1 0x00100000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
|
|
|
|
#define B3ST_2 0x00200000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
|
|
|
|
#define B3ST_3 0x00300000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
|
|
|
|
#define B3ST_4 0x00000000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
|
|
|
|
#define B3HT_1 0x00400000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
|
|
|
|
#define B3HT_2 0x00800000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
|
|
|
|
#define B3HT_3 0x00C00000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
|
|
|
|
#define B3HT_0 0x00000000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
|
|
|
|
#define B3RAT_1 0x01000000 /* Bank 3 Read Access Time = 1 cycle */
|
|
|
|
#define B3RAT_2 0x02000000 /* Bank 3 Read Access Time = 2 cycles */
|
|
|
|
#define B3RAT_3 0x03000000 /* Bank 3 Read Access Time = 3 cycles */
|
|
|
|
#define B3RAT_4 0x04000000 /* Bank 3 Read Access Time = 4 cycles */
|
|
|
|
#define B3RAT_5 0x05000000 /* Bank 3 Read Access Time = 5 cycles */
|
|
|
|
#define B3RAT_6 0x06000000 /* Bank 3 Read Access Time = 6 cycles */
|
|
|
|
#define B3RAT_7 0x07000000 /* Bank 3 Read Access Time = 7 cycles */
|
|
|
|
#define B3RAT_8 0x08000000 /* Bank 3 Read Access Time = 8 cycles */
|
|
|
|
#define B3RAT_9 0x09000000 /* Bank 3 Read Access Time = 9 cycles */
|
|
|
|
#define B3RAT_10 0x0A000000 /* Bank 3 Read Access Time = 10 cycles */
|
|
|
|
#define B3RAT_11 0x0B000000 /* Bank 3 Read Access Time = 11 cycles */
|
|
|
|
#define B3RAT_12 0x0C000000 /* Bank 3 Read Access Time = 12 cycles */
|
|
|
|
#define B3RAT_13 0x0D000000 /* Bank 3 Read Access Time = 13 cycles */
|
|
|
|
#define B3RAT_14 0x0E000000 /* Bank 3 Read Access Time = 14 cycles */
|
|
|
|
#define B3RAT_15 0x0F000000 /* Bank 3 Read Access Time = 15 cycles */
|
|
|
|
#define B3WAT_1 0x10000000 /* Bank 3 Write Access Time = 1 cycle */
|
|
|
|
#define B3WAT_2 0x20000000 /* Bank 3 Write Access Time = 2 cycles */
|
|
|
|
#define B3WAT_3 0x30000000 /* Bank 3 Write Access Time = 3 cycles */
|
|
|
|
#define B3WAT_4 0x40000000 /* Bank 3 Write Access Time = 4 cycles */
|
|
|
|
#define B3WAT_5 0x50000000 /* Bank 3 Write Access Time = 5 cycles */
|
|
|
|
#define B3WAT_6 0x60000000 /* Bank 3 Write Access Time = 6 cycles */
|
|
|
|
#define B3WAT_7 0x70000000 /* Bank 3 Write Access Time = 7 cycles */
|
|
|
|
#define B3WAT_8 0x80000000 /* Bank 3 Write Access Time = 8 cycles */
|
|
|
|
#define B3WAT_9 0x90000000 /* Bank 3 Write Access Time = 9 cycles */
|
|
|
|
#define B3WAT_10 0xA0000000 /* Bank 3 Write Access Time = 10 cycles */
|
|
|
|
#define B3WAT_11 0xB0000000 /* Bank 3 Write Access Time = 11 cycles */
|
|
|
|
#define B3WAT_12 0xC0000000 /* Bank 3 Write Access Time = 12 cycles */
|
|
|
|
#define B3WAT_13 0xD0000000 /* Bank 3 Write Access Time = 13 cycles */
|
|
|
|
#define B3WAT_14 0xE0000000 /* Bank 3 Write Access Time = 14 cycles */
|
|
|
|
#define B3WAT_15 0xF0000000 /* Bank 3 Write Access Time = 15 cycles */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SDRAM CONTROLLER MASKS
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* SDGCTL Masks */
|
|
|
|
#define SCTLE 0x00000001 /* Enable SCLK[0], /SRAS, /SCAS, /SWE, SDQM[3:0] */
|
|
|
|
#define CL_2 0x00000008 /* SDRAM CAS latency = 2 cycles */
|
|
|
|
#define CL_3 0x0000000C /* SDRAM CAS latency = 3 cycles */
|
|
|
|
#define PFE 0x00000010 /* Enable SDRAM prefetch */
|
|
|
|
#define PFP 0x00000020 /* Prefetch has priority over AMC requests */
|
|
|
|
#define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
|
|
|
|
#define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
|
|
|
|
#define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
|
|
|
|
#define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
|
|
|
|
#define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
|
|
|
|
#define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
|
|
|
|
#define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
|
|
|
|
#define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
|
|
|
|
#define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
|
|
|
|
#define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
|
|
|
|
#define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
|
|
|
|
#define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
|
|
|
|
#define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
|
|
|
|
#define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
|
|
|
|
#define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
|
|
|
|
#define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
|
|
|
|
#define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
|
|
|
|
#define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
|
|
|
|
#define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
|
|
|
|
#define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
|
|
|
|
#define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
|
|
|
|
#define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
|
|
|
|
#define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
|
|
|
|
#define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
|
|
|
|
#define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
|
|
|
|
#define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
|
|
|
|
#define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
|
|
|
|
#define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
|
|
|
|
#define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
|
|
|
|
#define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
|
|
|
|
#define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
|
|
|
|
#define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
|
|
|
|
#define PUPSD 0x00200000 /* Power-up start delay */
|
|
|
|
#define PSM 0x00400000 /* SDRAM power-up sequence = Precharge, mode register set, 8 CBR refresh cycles */
|
|
|
|
#define PSS 0x00800000 /* enable SDRAM power-up sequence on next SDRAM access */
|
|
|
|
#define SRFS 0x01000000 /* Start SDRAM self-refresh mode */
|
|
|
|
#define EBUFE 0x02000000 /* Enable external buffering timing */
|
|
|
|
#define FBBRW 0x04000000 /* Fast back-to-back read write enable */
|
|
|
|
#define EMREN 0x10000000 /* Extended mode register enable */
|
|
|
|
#define TCSR 0x20000000 /* Temp compensated self refresh value 85 deg C */
|
|
|
|
#define CDDBG 0x40000000 /* Tristate SDRAM controls during bus grant */
|
|
|
|
|
|
|
|
/* EBIU_SDBCTL Masks */
|
|
|
|
#define EBE 0x00000001 /* Enable SDRAM external bank */
|
|
|
|
#define EBSZ_16 0x00000000 /* SDRAM external bank size = 16MB */
|
|
|
|
#define EBSZ_32 0x00000002 /* SDRAM external bank size = 32MB */
|
|
|
|
#define EBSZ_64 0x00000004 /* SDRAM external bank size = 64MB */
|
|
|
|
#define EBSZ_128 0x00000006 /* SDRAM external bank size = 128MB */
|
|
|
|
#define EBCAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
|
|
|
|
#define EBCAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
|
|
|
|
#define EBCAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
|
|
|
|
#define EBCAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
|
|
|
|
|
|
|
|
/* EBIU_SDSTAT Masks */
|
|
|
|
#define SDCI 0x00000001 /* SDRAM controller is idle */
|
|
|
|
#define SDSRA 0x00000002 /* SDRAM SDRAM self refresh is active */
|
|
|
|
#define SDPUA 0x00000004 /* SDRAM power up active */
|
|
|
|
#define SDRS 0x00000008 /* SDRAM is in reset state */
|
|
|
|
#define SDEASE 0x00000010 /* SDRAM EAB sticky error status - W1C */
|
|
|
|
#define BGSTAT 0x00000020 /* Bus granted */
|
|
|
|
|
|
|
|
#endif /* _DEF_BF532_H */
|