Signed-off-by: Mike Frysinger <vapier@gentoo.org>master
parent
2e6e1772c0
commit
180e311f28
File diff suppressed because it is too large
Load Diff
File diff suppressed because it is too large
Load Diff
@ -0,0 +1 @@ |
||||
#include "BF538_cdef.h" |
@ -0,0 +1 @@ |
||||
#include "BF538_def.h" |
@ -0,0 +1,196 @@ |
||||
/*
|
||||
* DO NOT EDIT THIS FILE |
||||
* This file is under version control at |
||||
* svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
|
||||
* and can be replaced with that version at any time |
||||
* DO NOT EDIT THIS FILE |
||||
* |
||||
* Copyright 2004-2010 Analog Devices Inc. |
||||
* Licensed under the ADI BSD license. |
||||
* https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd
|
||||
*/ |
||||
|
||||
/* This file should be up to date with:
|
||||
* - Revision H, 07/10/2009; ADSP-BF538/BF538F Blackfin Processor Anomaly List |
||||
* - Revision M, 07/10/2009; ADSP-BF539/BF539F Blackfin Processor Anomaly List |
||||
*/ |
||||
|
||||
#ifndef _MACH_ANOMALY_H_ |
||||
#define _MACH_ANOMALY_H_ |
||||
|
||||
/* We do not support old silicon - sorry */ |
||||
#if __SILICON_REVISION__ < 4 |
||||
# error will not work on BF538/BF539 silicon version 0.0, 0.1, 0.2, or 0.3 |
||||
#endif |
||||
|
||||
#if defined(__ADSPBF538__) |
||||
# define ANOMALY_BF538 1 |
||||
#else |
||||
# define ANOMALY_BF538 0 |
||||
#endif |
||||
#if defined(__ADSPBF539__) |
||||
# define ANOMALY_BF539 1 |
||||
#else |
||||
# define ANOMALY_BF539 0 |
||||
#endif |
||||
|
||||
/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */ |
||||
#define ANOMALY_05000074 (1) |
||||
/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */ |
||||
#define ANOMALY_05000119 (1) |
||||
/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */ |
||||
#define ANOMALY_05000122 (1) |
||||
/* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */ |
||||
#define ANOMALY_05000166 (1) |
||||
/* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */ |
||||
#define ANOMALY_05000179 (1) |
||||
/* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */ |
||||
#define ANOMALY_05000180 (1) |
||||
/* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */ |
||||
#define ANOMALY_05000193 (1) |
||||
/* Current DMA Address Shows Wrong Value During Carry Fix */ |
||||
#define ANOMALY_05000199 (__SILICON_REVISION__ < 4) |
||||
/* NMI Event at Boot Time Results in Unpredictable State */ |
||||
#define ANOMALY_05000219 (1) |
||||
/* SPI Slave Boot Mode Modifies Registers from Reset Value */ |
||||
#define ANOMALY_05000229 (1) |
||||
/* PPI_FS3 Is Not Driven in 2 or 3 Internal Frame Sync Transmit Modes */ |
||||
#define ANOMALY_05000233 (1) |
||||
/* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */ |
||||
#define ANOMALY_05000244 (__SILICON_REVISION__ < 3) |
||||
/* False Hardware Error from an Access in the Shadow of a Conditional Branch */ |
||||
#define ANOMALY_05000245 (1) |
||||
/* Maximum External Clock Speed for Timers */ |
||||
#define ANOMALY_05000253 (1) |
||||
/* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */ |
||||
#define ANOMALY_05000261 (__SILICON_REVISION__ < 3) |
||||
/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */ |
||||
#define ANOMALY_05000270 (__SILICON_REVISION__ < 4) |
||||
/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */ |
||||
#define ANOMALY_05000272 (1) |
||||
/* Writes to Synchronous SDRAM Memory May Be Lost */ |
||||
#define ANOMALY_05000273 (__SILICON_REVISION__ < 4) |
||||
/* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */ |
||||
#define ANOMALY_05000277 (__SILICON_REVISION__ < 4) |
||||
/* Disabling Peripherals with DMA Running May Cause DMA System Instability */ |
||||
#define ANOMALY_05000278 (__SILICON_REVISION__ < 4) |
||||
/* False Hardware Error Exception when ISR Context Is Not Restored */ |
||||
#define ANOMALY_05000281 (__SILICON_REVISION__ < 4) |
||||
/* Memory DMA Corruption with 32-Bit Data and Traffic Control */ |
||||
#define ANOMALY_05000282 (__SILICON_REVISION__ < 4) |
||||
/* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */ |
||||
#define ANOMALY_05000283 (__SILICON_REVISION__ < 4) |
||||
/* SPORTs May Receive Bad Data If FIFOs Fill Up */ |
||||
#define ANOMALY_05000288 (__SILICON_REVISION__ < 4) |
||||
/* Reads from CAN Mailbox and Acceptance Mask Area Can Fail */ |
||||
#define ANOMALY_05000291 (__SILICON_REVISION__ < 4) |
||||
/* Hibernate Leakage Current Is Higher Than Specified */ |
||||
#define ANOMALY_05000293 (__SILICON_REVISION__ < 4) |
||||
/* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */ |
||||
#define ANOMALY_05000294 (1) |
||||
/* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */ |
||||
#define ANOMALY_05000301 (__SILICON_REVISION__ < 4) |
||||
/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */ |
||||
#define ANOMALY_05000304 (__SILICON_REVISION__ < 4) |
||||
/* SCKELOW Bit Does Not Maintain State Through Hibernate */ |
||||
#define ANOMALY_05000307 (__SILICON_REVISION__ < 4) |
||||
/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */ |
||||
#define ANOMALY_05000310 (1) |
||||
/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */ |
||||
#define ANOMALY_05000312 (__SILICON_REVISION__ < 5) |
||||
/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */ |
||||
#define ANOMALY_05000313 (__SILICON_REVISION__ < 4) |
||||
/* Killed System MMR Write Completes Erroneously on Next System MMR Access */ |
||||
#define ANOMALY_05000315 (__SILICON_REVISION__ < 4) |
||||
/* PFx Glitch on Write to FIO_FLAG_D or FIO_FLAG_T */ |
||||
#define ANOMALY_05000318 (ANOMALY_BF539 && __SILICON_REVISION__ < 4) |
||||
/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */ |
||||
#define ANOMALY_05000355 (__SILICON_REVISION__ < 5) |
||||
/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */ |
||||
#define ANOMALY_05000357 (__SILICON_REVISION__ < 5) |
||||
/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */ |
||||
#define ANOMALY_05000366 (1) |
||||
/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */ |
||||
#define ANOMALY_05000371 (__SILICON_REVISION__ < 5) |
||||
/* Entering Hibernate State with Peripheral Wakeups Enabled Draws Excess Current */ |
||||
#define ANOMALY_05000374 (__SILICON_REVISION__ == 4) |
||||
/* GPIO Pins PC1 and PC4 Can Function as Normal Outputs */ |
||||
#define ANOMALY_05000375 (__SILICON_REVISION__ < 4) |
||||
/* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */ |
||||
#define ANOMALY_05000402 (__SILICON_REVISION__ == 3) |
||||
/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */ |
||||
#define ANOMALY_05000403 (1) |
||||
/* Speculative Fetches Can Cause Undesired External FIFO Operations */ |
||||
#define ANOMALY_05000416 (1) |
||||
/* Multichannel SPORT Channel Misalignment Under Specific Configuration */ |
||||
#define ANOMALY_05000425 (1) |
||||
/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */ |
||||
#define ANOMALY_05000426 (1) |
||||
/* Specific GPIO Pins May Change State when Entering Hibernate */ |
||||
#define ANOMALY_05000436 (__SILICON_REVISION__ > 3) |
||||
/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */ |
||||
#define ANOMALY_05000443 (1) |
||||
/* False Hardware Error when RETI Points to Invalid Memory */ |
||||
#define ANOMALY_05000461 (1) |
||||
/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */ |
||||
#define ANOMALY_05000462 (1) |
||||
/* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */ |
||||
#define ANOMALY_05000473 (1) |
||||
/* Possible Lockup Condition whem Modifying PLL from External Memory */ |
||||
#define ANOMALY_05000475 (1) |
||||
/* TESTSET Instruction Cannot Be Interrupted */ |
||||
#define ANOMALY_05000477 (1) |
||||
/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */ |
||||
#define ANOMALY_05000481 (1) |
||||
|
||||
/* Anomalies that don't exist on this proc */ |
||||
#define ANOMALY_05000099 (0) |
||||
#define ANOMALY_05000120 (0) |
||||
#define ANOMALY_05000125 (0) |
||||
#define ANOMALY_05000149 (0) |
||||
#define ANOMALY_05000158 (0) |
||||
#define ANOMALY_05000171 (0) |
||||
#define ANOMALY_05000182 (0) |
||||
#define ANOMALY_05000189 (0) |
||||
#define ANOMALY_05000198 (0) |
||||
#define ANOMALY_05000202 (0) |
||||
#define ANOMALY_05000215 (0) |
||||
#define ANOMALY_05000220 (0) |
||||
#define ANOMALY_05000227 (0) |
||||
#define ANOMALY_05000230 (0) |
||||
#define ANOMALY_05000231 (0) |
||||
#define ANOMALY_05000234 (0) |
||||
#define ANOMALY_05000242 (0) |
||||
#define ANOMALY_05000248 (0) |
||||
#define ANOMALY_05000250 (0) |
||||
#define ANOMALY_05000254 (0) |
||||
#define ANOMALY_05000257 (0) |
||||
#define ANOMALY_05000263 (0) |
||||
#define ANOMALY_05000266 (0) |
||||
#define ANOMALY_05000274 (0) |
||||
#define ANOMALY_05000287 (0) |
||||
#define ANOMALY_05000305 (0) |
||||
#define ANOMALY_05000311 (0) |
||||
#define ANOMALY_05000323 (0) |
||||
#define ANOMALY_05000353 (1) |
||||
#define ANOMALY_05000362 (1) |
||||
#define ANOMALY_05000363 (0) |
||||
#define ANOMALY_05000364 (0) |
||||
#define ANOMALY_05000380 (0) |
||||
#define ANOMALY_05000386 (1) |
||||
#define ANOMALY_05000389 (0) |
||||
#define ANOMALY_05000400 (0) |
||||
#define ANOMALY_05000412 (0) |
||||
#define ANOMALY_05000430 (0) |
||||
#define ANOMALY_05000432 (0) |
||||
#define ANOMALY_05000435 (0) |
||||
#define ANOMALY_05000447 (0) |
||||
#define ANOMALY_05000448 (0) |
||||
#define ANOMALY_05000456 (0) |
||||
#define ANOMALY_05000450 (0) |
||||
#define ANOMALY_05000465 (0) |
||||
#define ANOMALY_05000467 (0) |
||||
#define ANOMALY_05000474 (0) |
||||
#define ANOMALY_05000485 (0) |
||||
|
||||
#endif |
@ -0,0 +1,5 @@ |
||||
#include "gpio.h" |
||||
#include "portmux.h" |
||||
#include "ports.h" |
||||
|
||||
#define BF538_FAMILY 1 /* Linux glue */ |
@ -0,0 +1,73 @@ |
||||
/*
|
||||
* Copyright (C) 2008-2009 Analog Devices Inc. |
||||
* Licensed under the GPL-2 or later. |
||||
*/ |
||||
|
||||
|
||||
#ifndef _MACH_GPIO_H_ |
||||
#define _MACH_GPIO_H_ |
||||
|
||||
#define MAX_BLACKFIN_GPIOS 16 |
||||
#define BFIN_SPECIAL_GPIO_BANKS 3 |
||||
|
||||
#define GPIO_PF0 0 /* PF */ |
||||
#define GPIO_PF1 1 |
||||
#define GPIO_PF2 2 |
||||
#define GPIO_PF3 3 |
||||
#define GPIO_PF4 4 |
||||
#define GPIO_PF5 5 |
||||
#define GPIO_PF6 6 |
||||
#define GPIO_PF7 7 |
||||
#define GPIO_PF8 8 |
||||
#define GPIO_PF9 9 |
||||
#define GPIO_PF10 10 |
||||
#define GPIO_PF11 11 |
||||
#define GPIO_PF12 12 |
||||
#define GPIO_PF13 13 |
||||
#define GPIO_PF14 14 |
||||
#define GPIO_PF15 15 |
||||
#define GPIO_PC0 16 /* PC */ |
||||
#define GPIO_PC1 17 |
||||
#define GPIO_PC4 20 |
||||
#define GPIO_PC5 21 |
||||
#define GPIO_PC6 22 |
||||
#define GPIO_PC7 23 |
||||
#define GPIO_PC8 24 |
||||
#define GPIO_PC9 25 |
||||
#define GPIO_PD0 32 /* PD */ |
||||
#define GPIO_PD1 33 |
||||
#define GPIO_PD2 34 |
||||
#define GPIO_PD3 35 |
||||
#define GPIO_PD4 36 |
||||
#define GPIO_PD5 37 |
||||
#define GPIO_PD6 38 |
||||
#define GPIO_PD7 39 |
||||
#define GPIO_PD8 40 |
||||
#define GPIO_PD9 41 |
||||
#define GPIO_PD10 42 |
||||
#define GPIO_PD11 43 |
||||
#define GPIO_PD12 44 |
||||
#define GPIO_PD13 45 |
||||
#define GPIO_PE0 48 /* PE */ |
||||
#define GPIO_PE1 49 |
||||
#define GPIO_PE2 50 |
||||
#define GPIO_PE3 51 |
||||
#define GPIO_PE4 52 |
||||
#define GPIO_PE5 53 |
||||
#define GPIO_PE6 54 |
||||
#define GPIO_PE7 55 |
||||
#define GPIO_PE8 56 |
||||
#define GPIO_PE9 57 |
||||
#define GPIO_PE10 58 |
||||
#define GPIO_PE11 59 |
||||
#define GPIO_PE12 60 |
||||
#define GPIO_PE13 61 |
||||
#define GPIO_PE14 62 |
||||
#define GPIO_PE15 63 |
||||
|
||||
#define PORT_F GPIO_PF0 |
||||
#define PORT_C GPIO_PC0 |
||||
#define PORT_D GPIO_PD0 |
||||
#define PORT_E GPIO_PE0 |
||||
|
||||
#endif /* _MACH_GPIO_H_ */ |
@ -0,0 +1,114 @@ |
||||
/*
|
||||
* Copyright 2008-2009 Analog Devices Inc. |
||||
* |
||||
* Licensed under the GPL-2 or later. |
||||
*/ |
||||
|
||||
#ifndef _MACH_PORTMUX_H_ |
||||
#define _MACH_PORTMUX_H_ |
||||
|
||||
#define MAX_RESOURCES 64 |
||||
|
||||
#define P_TMR2 (P_DONTCARE) |
||||
#define P_TMR1 (P_DONTCARE) |
||||
#define P_TMR0 (P_DONTCARE) |
||||
#define P_TMRCLK (P_DONTCARE) |
||||
#define P_PPI0_CLK (P_DONTCARE) |
||||
#define P_PPI0_FS1 (P_DONTCARE) |
||||
#define P_PPI0_FS2 (P_DONTCARE) |
||||
|
||||
#define P_TWI0_SCL (P_DONTCARE) |
||||
#define P_TWI0_SDA (P_DONTCARE) |
||||
#define P_TWI1_SCL (P_DONTCARE) |
||||
#define P_TWI1_SDA (P_DONTCARE) |
||||
|
||||
#define P_SPORT1_TSCLK (P_DONTCARE) |
||||
#define P_SPORT1_RSCLK (P_DONTCARE) |
||||
#define P_SPORT0_TSCLK (P_DONTCARE) |
||||
#define P_SPORT0_RSCLK (P_DONTCARE) |
||||
#define P_SPORT1_DRSEC (P_DONTCARE) |
||||
#define P_SPORT1_RFS (P_DONTCARE) |
||||
#define P_SPORT1_DTPRI (P_DONTCARE) |
||||
#define P_SPORT1_DTSEC (P_DONTCARE) |
||||
#define P_SPORT1_TFS (P_DONTCARE) |
||||
#define P_SPORT1_DRPRI (P_DONTCARE) |
||||
#define P_SPORT0_DRSEC (P_DONTCARE) |
||||
#define P_SPORT0_RFS (P_DONTCARE) |
||||
#define P_SPORT0_DTPRI (P_DONTCARE) |
||||
#define P_SPORT0_DTSEC (P_DONTCARE) |
||||
#define P_SPORT0_TFS (P_DONTCARE) |
||||
#define P_SPORT0_DRPRI (P_DONTCARE) |
||||
|
||||
#define P_UART0_RX (P_DONTCARE) |
||||
#define P_UART0_TX (P_DONTCARE) |
||||
|
||||
#define P_SPI0_MOSI (P_DONTCARE) |
||||
#define P_SPI0_MISO (P_DONTCARE) |
||||
#define P_SPI0_SCK (P_DONTCARE) |
||||
|
||||
#define P_PPI0_D0 (P_DONTCARE) |
||||
#define P_PPI0_D1 (P_DONTCARE) |
||||
#define P_PPI0_D2 (P_DONTCARE) |
||||
#define P_PPI0_D3 (P_DONTCARE) |
||||
|
||||
#define P_CAN0_TX (P_DEFINED | P_IDENT(GPIO_PC0)) |
||||
#define P_CAN0_RX (P_DEFINED | P_IDENT(GPIO_PC1)) |
||||
|
||||
#define P_SPI1_MOSI (P_DEFINED | P_IDENT(GPIO_PD0)) |
||||
#define P_SPI1_MISO (P_DEFINED | P_IDENT(GPIO_PD1)) |
||||
#define P_SPI1_SCK (P_DEFINED | P_IDENT(GPIO_PD2)) |
||||
#define P_SPI1_SS (P_DEFINED | P_IDENT(GPIO_PD3)) |
||||
#define P_SPI1_SSEL1 (P_DEFINED | P_IDENT(GPIO_PD4)) |
||||
#define P_SPI2_MOSI (P_DEFINED | P_IDENT(GPIO_PD5)) |
||||
#define P_SPI2_MISO (P_DEFINED | P_IDENT(GPIO_PD6)) |
||||
#define P_SPI2_SCK (P_DEFINED | P_IDENT(GPIO_PD7)) |
||||
#define P_SPI2_SS (P_DEFINED | P_IDENT(GPIO_PD8)) |
||||
#define P_SPI2_SSEL1 (P_DEFINED | P_IDENT(GPIO_PD9)) |
||||
#define P_UART1_RX (P_DEFINED | P_IDENT(GPIO_PD10)) |
||||
#define P_UART1_TX (P_DEFINED | P_IDENT(GPIO_PD11)) |
||||
#define P_UART2_RX (P_DEFINED | P_IDENT(GPIO_PD12)) |
||||
#define P_UART2_TX (P_DEFINED | P_IDENT(GPIO_PD13)) |
||||
|
||||
#define P_SPORT2_RSCLK (P_DEFINED | P_IDENT(GPIO_PE0)) |
||||
#define P_SPORT2_RFS (P_DEFINED | P_IDENT(GPIO_PE1)) |
||||
#define P_SPORT2_DRPRI (P_DEFINED | P_IDENT(GPIO_PE2)) |
||||
#define P_SPORT2_DRSEC (P_DEFINED | P_IDENT(GPIO_PE3)) |
||||
#define P_SPORT2_TSCLK (P_DEFINED | P_IDENT(GPIO_PE4)) |
||||
#define P_SPORT2_TFS (P_DEFINED | P_IDENT(GPIO_PE5)) |
||||
#define P_SPORT2_DTPRI (P_DEFINED | P_IDENT(GPIO_PE6)) |
||||
#define P_SPORT2_DTSEC (P_DEFINED | P_IDENT(GPIO_PE7)) |
||||
#define P_SPORT3_RSCLK (P_DEFINED | P_IDENT(GPIO_PE8)) |
||||
#define P_SPORT3_RFS (P_DEFINED | P_IDENT(GPIO_PE9)) |
||||
#define P_SPORT3_DRPRI (P_DEFINED | P_IDENT(GPIO_PE10)) |
||||
#define P_SPORT3_DRSEC (P_DEFINED | P_IDENT(GPIO_PE11)) |
||||
#define P_SPORT3_TSCLK (P_DEFINED | P_IDENT(GPIO_PE12)) |
||||
#define P_SPORT3_TFS (P_DEFINED | P_IDENT(GPIO_PE13)) |
||||
#define P_SPORT3_DTPRI (P_DEFINED | P_IDENT(GPIO_PE14)) |
||||
#define P_SPORT3_DTSEC (P_DEFINED | P_IDENT(GPIO_PE15)) |
||||
|
||||
#define P_PPI0_FS3 (P_DEFINED | P_IDENT(GPIO_PF3)) |
||||
#define P_PPI0_D15 (P_DEFINED | P_IDENT(GPIO_PF4)) |
||||
#define P_PPI0_D14 (P_DEFINED | P_IDENT(GPIO_PF5)) |
||||
#define P_PPI0_D13 (P_DEFINED | P_IDENT(GPIO_PF6)) |
||||
#define P_PPI0_D12 (P_DEFINED | P_IDENT(GPIO_PF7)) |
||||
#define P_PPI0_D11 (P_DEFINED | P_IDENT(GPIO_PF8)) |
||||
#define P_PPI0_D10 (P_DEFINED | P_IDENT(GPIO_PF9)) |
||||
#define P_PPI0_D9 (P_DEFINED | P_IDENT(GPIO_PF10)) |
||||
#define P_PPI0_D8 (P_DEFINED | P_IDENT(GPIO_PF11)) |
||||
|
||||
#define P_PPI0_D4 (P_DEFINED | P_IDENT(GPIO_PF15)) |
||||
#define P_PPI0_D5 (P_DEFINED | P_IDENT(GPIO_PF14)) |
||||
#define P_PPI0_D6 (P_DEFINED | P_IDENT(GPIO_PF13)) |
||||
#define P_PPI0_D7 (P_DEFINED | P_IDENT(GPIO_PF12)) |
||||
#define P_SPI0_SSEL7 (P_DEFINED | P_IDENT(GPIO_PF7)) |
||||
#define P_SPI0_SSEL6 (P_DEFINED | P_IDENT(GPIO_PF6)) |
||||
#define P_SPI0_SSEL5 (P_DEFINED | P_IDENT(GPIO_PF5)) |
||||
#define P_SPI0_SSEL4 (P_DEFINED | P_IDENT(GPIO_PF4)) |
||||
#define P_SPI0_SSEL3 (P_DEFINED | P_IDENT(GPIO_PF3)) |
||||
#define P_SPI0_SSEL2 (P_DEFINED | P_IDENT(GPIO_PF2)) |
||||
#define P_SPI0_SSEL1 (P_DEFINED | P_IDENT(GPIO_PF1)) |
||||
#define P_SPI0_SS (P_DEFINED | P_IDENT(GPIO_PF0)) |
||||
#define GPIO_DEFAULT_BOOT_SPI_CS GPIO_PF2 |
||||
#define P_DEFAULT_BOOT_SPI_CS P_SPI0_SSEL2 |
||||
|
||||
#endif /* _MACH_PORTMUX_H_ */ |
@ -0,0 +1,13 @@ |
||||
/*
|
||||
* Port Masks |
||||
*/ |
||||
|
||||
#ifndef __BFIN_PERIPHERAL_PORT__ |
||||
#define __BFIN_PERIPHERAL_PORT__ |
||||
|
||||
#include "../mach-common/bits/ports-c.h" |
||||
#include "../mach-common/bits/ports-d.h" |
||||
#include "../mach-common/bits/ports-e.h" |
||||
#include "../mach-common/bits/ports-f.h" |
||||
|
||||
#endif |
Loading…
Reference in new issue