|
|
|
@ -36,7 +36,6 @@ |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_MPC8536) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -45,20 +44,17 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8540) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8541) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8544) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 0 |
|
|
|
@ -67,7 +63,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8548) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 0 |
|
|
|
@ -86,20 +81,17 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x00 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8555) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8560) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8568) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -114,7 +106,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8569) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define QE_MURAM_SIZE 0x20000UL |
|
|
|
@ -130,7 +121,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8572) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -141,7 +131,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P1010) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
@ -170,7 +159,6 @@ |
|
|
|
|
|
|
|
|
|
/* P1011 is single core version of P1020 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P1011) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -184,7 +172,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P1020) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -200,7 +187,6 @@ |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P1021) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -217,7 +203,6 @@ |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P1022) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -232,7 +217,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004477 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P1023) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1 |
|
|
|
@ -251,7 +235,6 @@ |
|
|
|
|
|
|
|
|
|
/* P1024 is lower end variant of P1020 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P1024) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -266,7 +249,6 @@ |
|
|
|
|
|
|
|
|
|
/* P1025 is lower end variant of P1021 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P1025) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
@ -283,7 +265,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_P2020) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -303,7 +284,6 @@ |
|
|
|
|
#elif defined(CONFIG_ARCH_P2041) /* also supports P2040 */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -341,7 +321,6 @@ |
|
|
|
|
#elif defined(CONFIG_ARCH_P3041) |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -381,7 +360,6 @@ |
|
|
|
|
#elif defined(CONFIG_ARCH_P4080) /* also supports P4040 */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -433,7 +411,6 @@ |
|
|
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -469,7 +446,6 @@ |
|
|
|
|
#define CONFIG_SYS_PPC64 |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -500,7 +476,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005812 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_BSC9131) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -519,7 +494,6 @@ |
|
|
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_BSC9132) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
@ -553,7 +527,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */ |
|
|
|
|
#ifdef CONFIG_ARCH_T4240 |
|
|
|
|
#define CONFIG_MAX_CPUS 12 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4 } |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 8 |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 2 |
|
|
|
@ -568,7 +541,6 @@ |
|
|
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 1 |
|
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 2 |
|
|
|
|
#if defined(CONFIG_ARCH_T4160) |
|
|
|
|
#define CONFIG_MAX_CPUS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 } |
|
|
|
|
#endif |
|
|
|
|
#endif |
|
|
|
@ -651,7 +623,6 @@ |
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_B4860 |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_MAX_DSP_CPUS 12 |
|
|
|
|
#define CONFIG_NUM_DSP_CPUS 6 |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 2 |
|
|
|
@ -665,7 +636,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5 |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_LIODN |
|
|
|
|
#else |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_MAX_DSP_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2 |
|
|
|
@ -685,11 +655,6 @@ defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN4 |
|
|
|
|
#endif |
|
|
|
|
#if defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042) |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#elif defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#endif |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 } |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 16 |
|
|
|
@ -737,11 +702,6 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN4 |
|
|
|
|
#endif |
|
|
|
|
#if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#endif |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLL 2 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 } |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 16 |
|
|
|
@ -783,7 +743,6 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_QMAN_V3 |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1 |
|
|
|
@ -831,7 +790,6 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_C29X) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
@ -847,7 +805,6 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_IDX_OFFSET 0x20000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_QEMU_E500) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xe0000000 |
|
|
|
|
|
|
|
|
|
#else |
|
|
|
|