This patch adds clock definitions and commands to support Keystone2 K2E SOC. Signed-off-by: Hao Zhang <hzhang@ti.com> Signed-off-by: Ivan Khoronzhuk <ivan.khoronzhuk@ti.com>master
parent
5c76f78858
commit
4dca7f0acc
@ -0,0 +1,101 @@ |
||||
/*
|
||||
* Keystone2: get clk rate for K2E |
||||
* |
||||
* (C) Copyright 2012-2014 |
||||
* Texas Instruments Incorporated, <www.ti.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/arch/clock.h> |
||||
#include <asm/arch/clock_defs.h> |
||||
|
||||
const struct keystone_pll_regs keystone_pll_regs[] = { |
||||
[CORE_PLL] = {KS2_MAINPLLCTL0, KS2_MAINPLLCTL1}, |
||||
[PASS_PLL] = {KS2_PASSPLLCTL0, KS2_PASSPLLCTL1}, |
||||
[DDR3_PLL] = {KS2_DDR3APLLCTL0, KS2_DDR3APLLCTL1}, |
||||
}; |
||||
|
||||
/**
|
||||
* pll_freq_get - get pll frequency |
||||
* Fout = Fref * NF(mult) / NR(prediv) / OD |
||||
* @pll: pll identifier |
||||
*/ |
||||
static unsigned long pll_freq_get(int pll) |
||||
{ |
||||
unsigned long mult = 1, prediv = 1, output_div = 2; |
||||
unsigned long ret; |
||||
u32 tmp, reg; |
||||
|
||||
if (pll == CORE_PLL) { |
||||
ret = external_clk[sys_clk]; |
||||
if (pllctl_reg_read(pll, ctl) & PLLCTL_PLLEN) { |
||||
/* PLL mode */ |
||||
tmp = __raw_readl(KS2_MAINPLLCTL0); |
||||
prediv = (tmp & PLL_DIV_MASK) + 1; |
||||
mult = (((tmp & PLLM_MULT_HI_SMASK) >> 6) | |
||||
(pllctl_reg_read(pll, mult) & |
||||
PLLM_MULT_LO_MASK)) + 1; |
||||
output_div = ((pllctl_reg_read(pll, secctl) >> |
||||
PLL_CLKOD_SHIFT) & PLL_CLKOD_MASK) + 1; |
||||
|
||||
ret = ret / prediv / output_div * mult; |
||||
} |
||||
} else { |
||||
switch (pll) { |
||||
case PASS_PLL: |
||||
ret = external_clk[pa_clk]; |
||||
reg = KS2_PASSPLLCTL0; |
||||
break; |
||||
case DDR3_PLL: |
||||
ret = external_clk[ddr3_clk]; |
||||
reg = KS2_DDR3APLLCTL0; |
||||
break; |
||||
default: |
||||
return 0; |
||||
} |
||||
|
||||
tmp = __raw_readl(reg); |
||||
|
||||
if (!(tmp & PLLCTL_BYPASS)) { |
||||
/* Bypass disabled */ |
||||
prediv = (tmp & PLL_DIV_MASK) + 1; |
||||
mult = ((tmp >> PLL_MULT_SHIFT) & PLL_MULT_MASK) + 1; |
||||
output_div = ((tmp >> PLL_CLKOD_SHIFT) & |
||||
PLL_CLKOD_MASK) + 1; |
||||
ret = ((ret / prediv) * mult) / output_div; |
||||
} |
||||
} |
||||
|
||||
return ret; |
||||
} |
||||
|
||||
unsigned long clk_get_rate(unsigned int clk) |
||||
{ |
||||
switch (clk) { |
||||
case core_pll_clk: return pll_freq_get(CORE_PLL); |
||||
case pass_pll_clk: return pll_freq_get(PASS_PLL); |
||||
case ddr3_pll_clk: return pll_freq_get(DDR3_PLL); |
||||
case sys_clk0_1_clk: |
||||
case sys_clk0_clk: return pll_freq_get(CORE_PLL) / pll0div_read(1); |
||||
case sys_clk1_clk: return pll_freq_get(CORE_PLL) / pll0div_read(2); |
||||
case sys_clk2_clk: return pll_freq_get(CORE_PLL) / pll0div_read(3); |
||||
case sys_clk3_clk: return pll_freq_get(CORE_PLL) / pll0div_read(4); |
||||
case sys_clk0_2_clk: return clk_get_rate(sys_clk0_clk) / 2; |
||||
case sys_clk0_3_clk: return clk_get_rate(sys_clk0_clk) / 3; |
||||
case sys_clk0_4_clk: return clk_get_rate(sys_clk0_clk) / 4; |
||||
case sys_clk0_6_clk: return clk_get_rate(sys_clk0_clk) / 6; |
||||
case sys_clk0_8_clk: return clk_get_rate(sys_clk0_clk) / 8; |
||||
case sys_clk0_12_clk: return clk_get_rate(sys_clk0_clk) / 12; |
||||
case sys_clk0_24_clk: return clk_get_rate(sys_clk0_clk) / 24; |
||||
case sys_clk1_3_clk: return clk_get_rate(sys_clk1_clk) / 3; |
||||
case sys_clk1_4_clk: return clk_get_rate(sys_clk1_clk) / 4; |
||||
case sys_clk1_6_clk: return clk_get_rate(sys_clk1_clk) / 6; |
||||
case sys_clk1_12_clk: return clk_get_rate(sys_clk1_clk) / 12; |
||||
default: |
||||
break; |
||||
} |
||||
|
||||
return 0; |
||||
} |
@ -0,0 +1,68 @@ |
||||
/*
|
||||
* K2E: Clock management APIs |
||||
* |
||||
* (C) Copyright 2012-2014 |
||||
* Texas Instruments Incorporated, <www.ti.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __ASM_ARCH_CLOCK_K2E_H |
||||
#define __ASM_ARCH_CLOCK_K2E_H |
||||
|
||||
enum ext_clk_e { |
||||
sys_clk, |
||||
alt_core_clk, |
||||
pa_clk, |
||||
ddr3_clk, |
||||
mcm_clk, |
||||
pcie_clk, |
||||
sgmii_clk, |
||||
xgmii_clk, |
||||
usb_clk, |
||||
ext_clk_count /* number of external clocks */ |
||||
}; |
||||
|
||||
extern unsigned int external_clk[ext_clk_count]; |
||||
|
||||
enum clk_e { |
||||
core_pll_clk, |
||||
pass_pll_clk, |
||||
ddr3_pll_clk, |
||||
sys_clk0_clk, |
||||
sys_clk0_1_clk, |
||||
sys_clk0_2_clk, |
||||
sys_clk0_3_clk, |
||||
sys_clk0_4_clk, |
||||
sys_clk0_6_clk, |
||||
sys_clk0_8_clk, |
||||
sys_clk0_12_clk, |
||||
sys_clk0_24_clk, |
||||
sys_clk1_clk, |
||||
sys_clk1_3_clk, |
||||
sys_clk1_4_clk, |
||||
sys_clk1_6_clk, |
||||
sys_clk1_12_clk, |
||||
sys_clk2_clk, |
||||
sys_clk3_clk |
||||
}; |
||||
|
||||
#define KS2_CLK1_6 sys_clk0_6_clk |
||||
|
||||
/* PLL identifiers */ |
||||
enum pll_type_e { |
||||
CORE_PLL, |
||||
PASS_PLL, |
||||
DDR3_PLL, |
||||
}; |
||||
|
||||
#define CORE_PLL_800 {CORE_PLL, 16, 1, 2} |
||||
#define CORE_PLL_1000 {CORE_PLL, 20, 1, 2} |
||||
#define CORE_PLL_1200 {CORE_PLL, 24, 1, 2} |
||||
#define PASS_PLL_1000 {PASS_PLL, 20, 1, 2} |
||||
#define DDR3_PLL_200 {DDR3_PLL, 4, 1, 2} |
||||
#define DDR3_PLL_400 {DDR3_PLL, 16, 1, 4} |
||||
#define DDR3_PLL_800 {DDR3_PLL, 16, 1, 2} |
||||
#define DDR3_PLL_333 {DDR3_PLL, 20, 1, 6} |
||||
|
||||
#endif |
Loading…
Reference in new issue