|
|
|
@ -35,8 +35,7 @@ |
|
|
|
|
#define CONFIG_SYS_NUM_TLBCAMS 16 |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_MPC8536) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#if defined(CONFIG_ARCH_MPC8536) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -44,21 +43,18 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8540) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8540) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8541) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8541) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8544) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8544) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 0 |
|
|
|
@ -66,8 +62,7 @@ |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8548) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8548) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 0 |
|
|
|
@ -85,21 +80,18 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_I2C_A004447 |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x00 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8555) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8555) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8560) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8560) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8568) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8568) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -113,8 +105,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_RMU |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM 2 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8569) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8569) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 10 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define QE_MURAM_SIZE 0x20000UL |
|
|
|
@ -129,8 +120,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_MPC8572) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_MPC8572) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -140,8 +130,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1010) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1010) |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
@ -169,8 +158,7 @@ |
|
|
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR |
|
|
|
|
|
|
|
|
|
/* P1011 is single core version of P1020 */ |
|
|
|
|
#elif defined(CONFIG_P1011) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1011) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -183,75 +171,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
/* P1012 is single core version of P1021 */ |
|
|
|
|
#elif defined(CONFIG_P1012) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
|
#define CONFIG_FSL_PCIE_DISABLE_ASPM |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
|
|
|
|
#define QE_MURAM_SIZE 0x6000UL |
|
|
|
|
#define MAX_QE_RISC 1 |
|
|
|
|
#define QE_NUM_OF_SNUM 28 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
/* P1013 is single core version of P1022 */ |
|
|
|
|
#elif defined(CONFIG_P1013) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ELBC_A001 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
|
|
|
|
#define CONFIG_FSL_SATA_ERRATUM_A001 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1014) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
|
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 1 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
#define CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_P1010_A003549 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_IFC_A003399 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
|
|
|
|
|
/* P1017 is single core version of P1023 */ |
|
|
|
|
#elif defined(CONFIG_P1017) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1 |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 2 |
|
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 1 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_QMAN_NUM_PORTALS 3 |
|
|
|
|
#define CONFIG_SYS_BMAN_NUM_PORTALS 3 |
|
|
|
|
#define CONFIG_SYS_FM_MURAM_SIZE 0x10000 |
|
|
|
|
#define CONFIG_SYS_FSL_PCIE_COMPAT "fsl,qoriq-pcie-v2.2" |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff600000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1020) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1020) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -266,8 +186,7 @@ |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1021) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1021) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -283,8 +202,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1022) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1022) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -298,8 +216,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004477 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P1023) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1023) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1 |
|
|
|
@ -317,8 +234,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x11 |
|
|
|
|
|
|
|
|
|
/* P1024 is lower end variant of P1020 */ |
|
|
|
|
#elif defined(CONFIG_P1024) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1024) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -332,8 +248,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
/* P1025 is lower end variant of P1021 */ |
|
|
|
|
#elif defined(CONFIG_P1025) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P1025) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
@ -349,21 +264,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
/* P2010 is single core version of P2020 */ |
|
|
|
|
#elif defined(CONFIG_P2010) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004508 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005125 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_P2020) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_P2020) |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 2 |
|
|
|
@ -380,10 +281,9 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004477 |
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P2041) /* also supports P2040 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P2041) /* also supports P2040 */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -418,10 +318,9 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A006261 |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x11 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P3041) |
|
|
|
|
#elif defined(CONFIG_ARCH_P3041) |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -458,10 +357,9 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A006261 |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x20 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P4080) /* also supports P4040 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P4080) /* also supports P4040 */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 8 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -509,11 +407,10 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A007075 |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x20 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P5020) /* also supports P5010 */ |
|
|
|
|
#elif defined(CONFIG_ARCH_P5020) /* also supports P5010 */ |
|
|
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -545,11 +442,10 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A006261 |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x20 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_P5040) |
|
|
|
|
#elif defined(CONFIG_ARCH_P5040) |
|
|
|
|
#define CONFIG_SYS_PPC64 |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS1 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
@ -579,8 +475,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_CORENET_SNOOPVEC_COREONLY 0xf0000000 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A005812 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_BSC9131) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_BSC9131) |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_TSECV2 |
|
|
|
@ -598,8 +493,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A004477 |
|
|
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_BSC9132) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_ARCH_BSC9132) |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
@ -625,16 +519,14 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_A004447_SVR_REV 0x11 |
|
|
|
|
#define CONFIG_ESDHC_HC_BLK_ADDR |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160) || \ |
|
|
|
|
defined(CONFIG_PPC_T4080) |
|
|
|
|
#elif defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160) |
|
|
|
|
#define CONFIG_E6500 |
|
|
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */ |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
|
#define CONFIG_SYS_FSL_QORIQ_CHASSIS2 /* Freescale Chassis generation 2 */ |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_SYS_FSL_QMAN_V3 /* QMAN version 3 */ |
|
|
|
|
#ifdef CONFIG_PPC_T4240 |
|
|
|
|
#define CONFIG_MAX_CPUS 12 |
|
|
|
|
#ifdef CONFIG_ARCH_T4240 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4 } |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 8 |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 2 |
|
|
|
@ -648,12 +540,8 @@ |
|
|
|
|
#define CONFIG_SYS_NUM_FM2_DTSEC 8 |
|
|
|
|
#define CONFIG_SYS_NUM_FM2_10GEC 1 |
|
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 2 |
|
|
|
|
#if defined(CONFIG_PPC_T4160) |
|
|
|
|
#define CONFIG_MAX_CPUS 8 |
|
|
|
|
#if defined(CONFIG_ARCH_T4160) |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 } |
|
|
|
|
#elif defined(CONFIG_PPC_T4080) |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1 } |
|
|
|
|
#endif |
|
|
|
|
#endif |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 5 |
|
|
|
@ -691,7 +579,7 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_0 |
|
|
|
|
#define CONFIG_SYS_FSL_PCI_VER_3_X |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_B4420) |
|
|
|
|
#elif defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420) |
|
|
|
|
#define CONFIG_E6500 |
|
|
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */ |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
@ -733,9 +621,8 @@ |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xfe000000 |
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_0 |
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_B4860 |
|
|
|
|
#ifdef CONFIG_ARCH_B4860 |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_MAX_DSP_CPUS 12 |
|
|
|
|
#define CONFIG_NUM_DSP_CPUS 6 |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 2 |
|
|
|
@ -749,7 +636,6 @@ |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5 |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_LIODN |
|
|
|
|
#else |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#define CONFIG_MAX_DSP_CPUS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_NUM_PLLS 1 |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2 |
|
|
|
@ -759,7 +645,7 @@ |
|
|
|
|
#define CONFIG_NUM_DDR_CONTROLLERS 1 |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_T1040) || defined(CONFIG_PPC_T1042) ||\ |
|
|
|
|
#elif defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042) ||\ |
|
|
|
|
defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#define CONFIG_E5500 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
@ -769,11 +655,6 @@ defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN4 |
|
|
|
|
#endif |
|
|
|
|
#if defined(CONFIG_PPC_T1040) || defined(CONFIG_PPC_T1042) |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#elif defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#endif |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 } |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 16 |
|
|
|
@ -810,7 +691,7 @@ defined(CONFIG_PPC_T1020) || defined(CONFIG_PPC_T1022) |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008378 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009663 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_T1024) || defined(CONFIG_PPC_T1023) ||\ |
|
|
|
|
#elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023) ||\ |
|
|
|
|
defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_E5500 |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
@ -821,11 +702,6 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#ifdef CONFIG_SYS_FSL_DDR4 |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN4 |
|
|
|
|
#endif |
|
|
|
|
#if defined(CONFIG_PPC_T1024) || defined(CONFIG_PPC_T1023) |
|
|
|
|
#define CONFIG_MAX_CPUS 2 |
|
|
|
|
#elif defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#endif |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLL 2 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1 } |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 16 |
|
|
|
@ -859,7 +735,7 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A008378 |
|
|
|
|
#define CONFIG_SYS_FSL_ERRATUM_A009663 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_T2080) || defined(CONFIG_PPC_T2081) |
|
|
|
|
#elif defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081) |
|
|
|
|
#define CONFIG_E6500 |
|
|
|
|
#define CONFIG_SYS_PPC64 /* 64-bit core */ |
|
|
|
|
#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ |
|
|
|
@ -867,14 +743,13 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_CC_PLLS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_QMAN_V3 |
|
|
|
|
#define CONFIG_MAX_CPUS 4 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 32 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_COMPAT 4 |
|
|
|
|
#define CONFIG_SYS_NUM_FMAN 1 |
|
|
|
|
#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 4, 4, 4 } |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_1 |
|
|
|
|
#define CONFIG_SYS_FSL_PCI_VER_3_X |
|
|
|
|
#if defined(CONFIG_PPC_T2080) |
|
|
|
|
#if defined(CONFIG_ARCH_T2080) |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 8 |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 4 |
|
|
|
|
#define CONFIG_SYS_FSL_SRDS_2 |
|
|
|
@ -882,7 +757,7 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_MAX_PORTS 2 |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_OB_WIN_NUM 9 |
|
|
|
|
#define CONFIG_SYS_FSL_SRIO_IB_WIN_NUM 5 |
|
|
|
|
#elif defined(CONFIG_PPC_T2081) |
|
|
|
|
#elif defined(CONFIG_ARCH_T2081) |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_DTSEC 6 |
|
|
|
|
#define CONFIG_SYS_NUM_FM1_10GEC 2 |
|
|
|
|
#endif |
|
|
|
@ -914,8 +789,7 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_0 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_PPC_C29X) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_C29X) |
|
|
|
|
#define CONFIG_FSL_SDHC_V2_3 |
|
|
|
|
#define CONFIG_SYS_FSL_NUM_LAWS 12 |
|
|
|
|
#define CONFIG_SYS_PPC_E500_DEBUG_TLB 3 |
|
|
|
@ -930,8 +804,7 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 3 |
|
|
|
|
#define CONFIG_SYS_FSL_SEC_IDX_OFFSET 0x20000 |
|
|
|
|
|
|
|
|
|
#elif defined(CONFIG_QEMU_E500) |
|
|
|
|
#define CONFIG_MAX_CPUS 1 |
|
|
|
|
#elif defined(CONFIG_ARCH_QEMU_E500) |
|
|
|
|
#define CONFIG_SYS_CCSRBAR_DEFAULT 0xe0000000 |
|
|
|
|
|
|
|
|
|
#else |
|
|
|
@ -955,7 +828,7 @@ defined(CONFIG_PPC_T1014) || defined(CONFIG_PPC_T1013) |
|
|
|
|
#define CONFIG_SYS_FSL_DDRC_GEN3 |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|
#if !defined(CONFIG_PPC_C29X) |
|
|
|
|
#if !defined(CONFIG_ARCH_C29X) |
|
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1 |
|
|
|
|
#endif |
|
|
|
|
|
|
|
|
|