@ -84,6 +84,39 @@ unsigned long get_board_ddr_clk(void);
# define CONFIG_SYS_NO_FLASH
# endif
# ifdef CONFIG_NAND_BOOT
# define CONFIG_SYS_FSL_PBL_RCW board / freescale / ls1021aqds / ls102xa_rcw_nand.cfg
# define CONFIG_SPL_FRAMEWORK
# define CONFIG_SPL_LDSCRIPT "arch / $(ARCH) / cpu / u-boot-spl.lds"
# define CONFIG_SPL_LIBCOMMON_SUPPORT
# define CONFIG_SPL_LIBGENERIC_SUPPORT
# define CONFIG_SPL_ENV_SUPPORT
# define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
# define CONFIG_SPL_I2C_SUPPORT
# define CONFIG_SPL_WATCHDOG_SUPPORT
# define CONFIG_SPL_SERIAL_SUPPORT
# define CONFIG_SPL_NAND_SUPPORT
# define CONFIG_SPL_DRIVERS_MISC_SUPPORT
# define CONFIG_SPL_TEXT_BASE 0x10000000
# define CONFIG_SPL_MAX_SIZE 0x1a000
# define CONFIG_SPL_STACK 0x1001d000
# define CONFIG_SPL_PAD_TO 0x1c000
# define CONFIG_SYS_TEXT_BASE 0x82000000
# define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
# define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
# define CONFIG_SYS_NAND_PAGE_SIZE 2048
# define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
# define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
# define CONFIG_SYS_SPL_MALLOC_START 0x80200000
# define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
# define CONFIG_SPL_BSS_START_ADDR 0x80100000
# define CONFIG_SPL_BSS_MAX_SIZE 0x80000
# define CONFIG_SYS_MONITOR_LEN 0x80000
# endif
# ifndef CONFIG_SYS_TEXT_BASE
# define CONFIG_SYS_TEXT_BASE 0x67f80000
# endif
@ -261,6 +294,40 @@ unsigned long get_board_ddr_clk(void);
# define CONFIG_SYS_FPGA_FTIM3 0x0
# endif
# if defined(CONFIG_NAND_BOOT)
# define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
# define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
# define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
# define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
# define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
# define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
# define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
# define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
# define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
# define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
# define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
# define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
# define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
# define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
# define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
# define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
# define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
# define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
# define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
# define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
# define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
# define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
# define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
# define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
# define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
# define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
# define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
# define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
# define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
# define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
# define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
# define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
# else
# define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
# define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
# define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
@ -293,6 +360,7 @@ unsigned long get_board_ddr_clk(void);
# define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
# define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
# define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
# endif
/*
* Serial Port
@ -492,6 +560,10 @@ unsigned long get_board_ddr_clk(void);
# define CONFIG_ENV_SIZE 0x2000 /* 8KB */
# define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
# define CONFIG_ENV_SECT_SIZE 0x10000
# elif defined(CONFIG_NAND_BOOT)
# define CONFIG_ENV_IS_IN_NAND
# define CONFIG_ENV_SIZE 0x2000
# define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
# else
# define CONFIG_ENV_IS_IN_FLASH
# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)