commit
b98d934128
@ -0,0 +1,62 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <config.h> |
||||
#include <common.h> |
||||
#include <asm/io.h> |
||||
#include <asm/immap_85xx.h> |
||||
#include <asm/fsl_serdes.h> |
||||
|
||||
#define SRDS1_MAX_LANES 4 |
||||
|
||||
static u32 serdes1_prtcl_map; |
||||
|
||||
struct serdes_config { |
||||
u32 protocol; |
||||
u8 lanes[SRDS1_MAX_LANES]; |
||||
}; |
||||
|
||||
static const struct serdes_config serdes1_cfg_tbl[] = { |
||||
/* SerDes 1 */ |
||||
{1, {PCIE1, PCIE1, PCIE1, PCIE1} }, |
||||
{2, {PCIE1, PCIE1, PCIE1, PCIE1} }, |
||||
{3, {PCIE1, PCIE1, NONE, NONE} }, |
||||
{4, {PCIE1, PCIE1, NONE, NONE} }, |
||||
{5, {PCIE1, NONE, NONE, NONE} }, |
||||
{6, {PCIE1, NONE, NONE, NONE} }, |
||||
{} |
||||
}; |
||||
|
||||
int is_serdes_configured(enum srds_prtcl device) |
||||
{ |
||||
return (1 << device) & serdes1_prtcl_map; |
||||
} |
||||
|
||||
void fsl_serdes_init(void) |
||||
{ |
||||
ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR; |
||||
u32 pordevsr = in_be32(&gur->pordevsr); |
||||
u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> |
||||
MPC85xx_PORDEVSR_IO_SEL_SHIFT; |
||||
const struct serdes_config *ptr; |
||||
int lane; |
||||
|
||||
debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg); |
||||
|
||||
if (srds_cfg > ARRAY_SIZE(serdes1_cfg_tbl)) { |
||||
printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg); |
||||
return; |
||||
} |
||||
|
||||
ptr = &serdes1_cfg_tbl[srds_cfg]; |
||||
if (!ptr->protocol) |
||||
return; |
||||
|
||||
for (lane = 0; lane < SRDS1_MAX_LANES; lane++) { |
||||
enum srds_prtcl lane_prtcl = ptr->lanes[lane]; |
||||
serdes1_prtcl_map |= (1 << lane_prtcl); |
||||
} |
||||
} |
@ -0,0 +1,30 @@ |
||||
#
|
||||
# Copyright 2013 Freescale Semiconductor, Inc.
|
||||
#
|
||||
# SPDX-License-Identifier: GPL-2.0+
|
||||
|
||||
include $(TOPDIR)/config.mk |
||||
|
||||
LIB = $(obj)lib$(BOARD).o
|
||||
|
||||
COBJS-y += $(BOARD).o
|
||||
COBJS-y += cpld.o
|
||||
COBJS-y += ddr.o
|
||||
COBJS-y += law.o
|
||||
COBJS-y += tlb.o
|
||||
|
||||
SRCS := $(SOBJS:.o=.S) $(COBJS-y:.o=.c)
|
||||
OBJS := $(addprefix $(obj),$(COBJS-y))
|
||||
SOBJS := $(addprefix $(obj),$(SOBJS))
|
||||
|
||||
$(LIB): $(obj).depend $(OBJS) $(SOBJS) |
||||
$(call cmd_link_o_target, $(OBJS))
|
||||
|
||||
#########################################################################
|
||||
|
||||
# defines $(obj).depend target
|
||||
include $(SRCTREE)/rules.mk |
||||
|
||||
sinclude $(obj).depend |
||||
|
||||
#########################################################################
|
@ -0,0 +1,148 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/processor.h> |
||||
#include <asm/mmu.h> |
||||
#include <asm/cache.h> |
||||
#include <asm/immap_85xx.h> |
||||
#include <asm/io.h> |
||||
#include <miiphy.h> |
||||
#include <libfdt.h> |
||||
#include <fdt_support.h> |
||||
#include <fsl_mdio.h> |
||||
#include <tsec.h> |
||||
#include <mmc.h> |
||||
#include <netdev.h> |
||||
#include <pci.h> |
||||
#include <asm/fsl_ifc.h> |
||||
#include <asm/fsl_pci.h> |
||||
|
||||
#include "cpld.h" |
||||
|
||||
DECLARE_GLOBAL_DATA_PTR; |
||||
|
||||
int checkboard(void) |
||||
{ |
||||
struct cpu_type *cpu = gd->arch.cpu; |
||||
struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
||||
|
||||
printf("Board: %sPCIe, ", cpu->name); |
||||
printf("CPLD Ver: 0x%02x\n", in_8(&cpld_data->cpldver)); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int board_early_init_f(void) |
||||
{ |
||||
struct fsl_ifc *ifc = (void *)CONFIG_SYS_IFC_ADDR; |
||||
|
||||
/* Clock configuration to access CPLD using IFC(GPCM) */ |
||||
setbits_be32(&ifc->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int board_early_init_r(void) |
||||
{ |
||||
const unsigned long flashbase = CONFIG_SYS_FLASH_BASE; |
||||
const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); |
||||
|
||||
/*
|
||||
* Remap Boot flash region to caching-inhibited |
||||
* so that flash can be erased properly. |
||||
*/ |
||||
|
||||
/* Flush d-cache and invalidate i-cache of any FLASH data */ |
||||
flush_dcache(); |
||||
invalidate_icache(); |
||||
|
||||
/* invalidate existing TLB entry for flash */ |
||||
disable_tlb(flash_esel); |
||||
|
||||
set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, flash_esel, BOOKE_PAGESZ_64M, 1); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
#ifdef CONFIG_PCI |
||||
void pci_init_board(void) |
||||
{ |
||||
fsl_pcie_init_board(0); |
||||
} |
||||
#endif /* ifdef CONFIG_PCI */ |
||||
|
||||
#ifdef CONFIG_TSEC_ENET |
||||
int board_eth_init(bd_t *bis) |
||||
{ |
||||
struct fsl_pq_mdio_info mdio_info; |
||||
struct tsec_info_struct tsec_info[2]; |
||||
int num = 0; |
||||
|
||||
#ifdef CONFIG_TSEC1 |
||||
SET_STD_TSEC_INFO(tsec_info[num], 1); |
||||
num++; |
||||
#endif |
||||
#ifdef CONFIG_TSEC2 |
||||
SET_STD_TSEC_INFO(tsec_info[num], 2); |
||||
num++; |
||||
#endif |
||||
if (!num) { |
||||
printf("No TSECs initialized\n"); |
||||
return 0; |
||||
} |
||||
|
||||
/* Register 1G MDIO bus */ |
||||
mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
||||
mdio_info.name = DEFAULT_MII_NAME; |
||||
|
||||
fsl_pq_mdio_init(bis, &mdio_info); |
||||
|
||||
tsec_eth_init(bis, tsec_info, num); |
||||
|
||||
return pci_eth_init(bis); |
||||
} |
||||
#endif |
||||
|
||||
#if defined(CONFIG_OF_BOARD_SETUP) |
||||
void fdt_del_sec(void *blob, int offset) |
||||
{ |
||||
int nodeoff = 0; |
||||
|
||||
while ((nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,sec-v6.0", |
||||
CONFIG_SYS_CCSRBAR_PHYS + CONFIG_SYS_FSL_SEC_OFFSET |
||||
+ offset * 0x20000)) >= 0) { |
||||
fdt_del_node(blob, nodeoff); |
||||
offset++; |
||||
} |
||||
} |
||||
|
||||
void ft_board_setup(void *blob, bd_t *bd) |
||||
{ |
||||
phys_addr_t base; |
||||
phys_size_t size; |
||||
struct cpu_type *cpu; |
||||
|
||||
cpu = gd->arch.cpu; |
||||
|
||||
ft_cpu_setup(blob, bd); |
||||
|
||||
base = getenv_bootm_low(); |
||||
size = getenv_bootm_size(); |
||||
|
||||
#if defined(CONFIG_PCI) |
||||
FT_FSL_PCI_SETUP; |
||||
#endif |
||||
|
||||
fdt_fixup_memory(blob, (u64)base, (u64)size); |
||||
if (cpu->soc_ver == SVR_C291) |
||||
fdt_del_sec(blob, 1); |
||||
else if (cpu->soc_ver == SVR_C292) |
||||
fdt_del_sec(blob, 2); |
||||
} |
||||
#endif |
@ -0,0 +1,131 @@ |
||||
/**
|
||||
* Copyright 2013 Freescale Semiconductor |
||||
* Author: Mingkai Hu <Mingkai.hu@freescale.com> |
||||
* Po Liu <Po.Liu@freescale.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
* |
||||
* This file provides support for the board-specific CPLD used on some Freescale |
||||
* reference boards. |
||||
* |
||||
* The following macros need to be defined: |
||||
* |
||||
* CONFIG_SYS_CPLD_BASE - The virtual address of the base of the |
||||
* CPLD register map |
||||
* |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <command.h> |
||||
#include <asm/io.h> |
||||
|
||||
#include "cpld.h" |
||||
/**
|
||||
* Set the boot bank to the alternate bank |
||||
*/ |
||||
void cpld_set_altbank(u8 banksel) |
||||
{ |
||||
struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
||||
u8 reg11; |
||||
|
||||
reg11 = in_8(&cpld_data->flhcsr); |
||||
|
||||
switch (banksel) { |
||||
case 1: |
||||
out_8(&cpld_data->flhcsr, (reg11 & CPLD_BANKSEL_MASK) |
||||
| CPLD_BANKSEL_EN | CPLD_SELECT_BANK1); |
||||
break; |
||||
case 2: |
||||
out_8(&cpld_data->flhcsr, (reg11 & CPLD_BANKSEL_MASK) |
||||
| CPLD_BANKSEL_EN | CPLD_SELECT_BANK2); |
||||
break; |
||||
case 3: |
||||
out_8(&cpld_data->flhcsr, (reg11 & CPLD_BANKSEL_MASK) |
||||
| CPLD_BANKSEL_EN | CPLD_SELECT_BANK3); |
||||
break; |
||||
case 4: |
||||
out_8(&cpld_data->flhcsr, (reg11 & CPLD_BANKSEL_MASK) |
||||
| CPLD_BANKSEL_EN | CPLD_SELECT_BANK4); |
||||
break; |
||||
default: |
||||
printf("Invalid value! [1-4]\n"); |
||||
return; |
||||
} |
||||
|
||||
udelay(100); |
||||
do_reset(NULL, 0, 0, NULL); |
||||
} |
||||
|
||||
/**
|
||||
* Set the boot bank to the default bank |
||||
*/ |
||||
void cpld_set_defbank(void) |
||||
{ |
||||
cpld_set_altbank(4); |
||||
} |
||||
|
||||
#ifdef DEBUG |
||||
static void cpld_dump_regs(void) |
||||
{ |
||||
struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE); |
||||
|
||||
printf("chipid1 = 0x%02x\n", in_8(&cpld_data->chipid1)); |
||||
printf("chipid2 = 0x%02x\n", in_8(&cpld_data->chipid2)); |
||||
printf("hwver = 0x%02x\n", in_8(&cpld_data->hwver)); |
||||
printf("cpldver = 0x%02x\n", in_8(&cpld_data->cpldver)); |
||||
printf("rstcon = 0x%02x\n", in_8(&cpld_data->rstcon)); |
||||
printf("flhcsr = 0x%02x\n", in_8(&cpld_data->flhcsr)); |
||||
printf("wdcsr = 0x%02x\n", in_8(&cpld_data->wdcsr)); |
||||
printf("wdkick = 0x%02x\n", in_8(&cpld_data->wdkick)); |
||||
printf("fancsr = 0x%02x\n", in_8(&cpld_data->fancsr)); |
||||
printf("ledcsr = 0x%02x\n", in_8(&cpld_data->ledcsr)); |
||||
printf("misc = 0x%02x\n", in_8(&cpld_data->misccsr)); |
||||
printf("bootor = 0x%02x\n", in_8(&cpld_data->bootor)); |
||||
printf("bootcfg1 = 0x%02x\n", in_8(&cpld_data->bootcfg1)); |
||||
printf("bootcfg2 = 0x%02x\n", in_8(&cpld_data->bootcfg2)); |
||||
printf("bootcfg3 = 0x%02x\n", in_8(&cpld_data->bootcfg3)); |
||||
printf("bootcfg4 = 0x%02x\n", in_8(&cpld_data->bootcfg4)); |
||||
putc('\n'); |
||||
} |
||||
#endif |
||||
|
||||
int cpld_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) |
||||
{ |
||||
int rc = 0; |
||||
unsigned char value; |
||||
|
||||
if (argc <= 1) |
||||
return cmd_usage(cmdtp); |
||||
|
||||
if (strcmp(argv[1], "reset") == 0) { |
||||
if (!strcmp(argv[2], "altbank") && argv[3]) { |
||||
value = (u8)simple_strtoul(argv[3], NULL, 16); |
||||
cpld_set_altbank(value); |
||||
} else if (!argv[2]) |
||||
cpld_set_defbank(); |
||||
else |
||||
cmd_usage(cmdtp); |
||||
#ifdef DEBUG |
||||
} else if (strcmp(argv[1], "dump") == 0) { |
||||
cpld_dump_regs(); |
||||
#endif |
||||
} else |
||||
rc = cmd_usage(cmdtp); |
||||
|
||||
return rc; |
||||
} |
||||
|
||||
U_BOOT_CMD( |
||||
cpld_cmd, CONFIG_SYS_MAXARGS, 1, cpld_cmd, |
||||
"Reset the board using the CPLD sequencer", |
||||
"reset - hard reset to default bank 4\n" |
||||
"cpld_cmd reset altbank [bank]- reset to alternate bank\n" |
||||
" - [bank] bank value select 1-4\n" |
||||
" - bank 1 on the flash 0x0000000~0x0ffffff\n" |
||||
" - bank 2 on the flash 0x1000000~0x1ffffff\n" |
||||
" - bank 3 on the flash 0x2000000~0x2ffffff\n" |
||||
" - bank 4 on the flash 0x3000000~0x3ffffff\n" |
||||
#ifdef DEBUG |
||||
"cpld_cmd dump - display the CPLD registers\n" |
||||
#endif |
||||
); |
@ -0,0 +1,40 @@ |
||||
/**
|
||||
* Copyright 2013 Freescale Semiconductor |
||||
* Author: Mingkai Hu <Mingkai.Hu@freescale.com> |
||||
* Po Liu <Po.Liu@freescale.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
* |
||||
* This file provides support for the ngPIXIS, a board-specific FPGA used on |
||||
* some Freescale reference boards. |
||||
*/ |
||||
|
||||
/*
|
||||
* CPLD register set. Feel free to add board-specific #ifdefs where necessary. |
||||
*/ |
||||
struct cpld_data { |
||||
u8 chipid1; /* 0x0 - CPLD Chip ID1 Register */ |
||||
u8 chipid2; /* 0x1 - CPLD Chip ID2 Register */ |
||||
u8 hwver; /* 0x2 - Hardware Version Register */ |
||||
u8 cpldver; /* 0x3 - Software Version Register */ |
||||
u8 res[12]; |
||||
u8 rstcon; /* 0x10 - Reset control register */ |
||||
u8 flhcsr; /* 0x11 - Flash control and status Register */ |
||||
u8 wdcsr; /* 0x12 - Watchdog control and status Register */ |
||||
u8 wdkick; /* 0x13 - Watchdog kick Register */ |
||||
u8 fancsr; /* 0x14 - Fan control and status Register */ |
||||
u8 ledcsr; /* 0x15 - LED control and status Register */ |
||||
u8 misccsr; /* 0x16 - Misc control and status Register */ |
||||
u8 bootor; /* 0x17 - Boot configure override Register */ |
||||
u8 bootcfg1; /* 0x18 - Boot configure 1 Register */ |
||||
u8 bootcfg2; /* 0x19 - Boot configure 2 Register */ |
||||
u8 bootcfg3; /* 0x1a - Boot configure 3 Register */ |
||||
u8 bootcfg4; /* 0x1b - Boot configure 4 Register */ |
||||
}; |
||||
|
||||
#define CPLD_BANKSEL_EN 0x02 |
||||
#define CPLD_BANKSEL_MASK 0x3f |
||||
#define CPLD_SELECT_BANK1 0xc0 |
||||
#define CPLD_SELECT_BANK2 0x80 |
||||
#define CPLD_SELECT_BANK3 0x40 |
||||
#define CPLD_SELECT_BANK4 0x00 |
@ -0,0 +1,86 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/fsl_law.h> |
||||
#include <asm/fsl_ddr_sdram.h> |
||||
#include <asm/fsl_ddr_dimm_params.h> |
||||
|
||||
/*
|
||||
* Micron MT41J128M16HA-15E |
||||
* */ |
||||
dimm_params_t ddr_raw_timing = { |
||||
.n_ranks = 1, |
||||
.rank_density = 536870912u, |
||||
.capacity = 536870912u, |
||||
.primary_sdram_width = 32, |
||||
.ec_sdram_width = 8, |
||||
.registered_dimm = 0, |
||||
.mirrored_dimm = 0, |
||||
.n_row_addr = 14, |
||||
.n_col_addr = 10, |
||||
.n_banks_per_sdram_device = 8, |
||||
.edc_config = 2, |
||||
.burst_lengths_bitmask = 0x0c, |
||||
|
||||
.tCKmin_X_ps = 1650, |
||||
.caslat_X = 0x7e << 4, /* 5,6,7,8,9,10 */ |
||||
.tAA_ps = 14050, |
||||
.tWR_ps = 15000, |
||||
.tRCD_ps = 13500, |
||||
.tRRD_ps = 75000, |
||||
.tRP_ps = 13500, |
||||
.tRAS_ps = 40000, |
||||
.tRC_ps = 49500, |
||||
.tRFC_ps = 160000, |
||||
.tWTR_ps = 75000, |
||||
.tRTP_ps = 75000, |
||||
.refresh_rate_ps = 7800000, |
||||
.tFAW_ps = 30000, |
||||
}; |
||||
|
||||
int fsl_ddr_get_dimm_params(dimm_params_t *pdimm, |
||||
unsigned int controller_number, |
||||
unsigned int dimm_number) |
||||
{ |
||||
const char dimm_model[] = "Fixed DDR on board"; |
||||
|
||||
if ((controller_number == 0) && (dimm_number == 0)) { |
||||
memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t)); |
||||
memset(pdimm->mpart, 0, sizeof(pdimm->mpart)); |
||||
memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1); |
||||
} |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
void fsl_ddr_board_options(memctl_options_t *popts, |
||||
dimm_params_t *pdimm, |
||||
unsigned int ctrl_num) |
||||
{ |
||||
int i; |
||||
popts->clk_adjust = 2; |
||||
popts->cpo_override = 0x1f; |
||||
popts->write_data_delay = 4; |
||||
popts->half_strength_driver_enable = 1; |
||||
popts->bstopre = 0x3cf; |
||||
popts->quad_rank_present = 1; |
||||
popts->rtt_override = 1; |
||||
popts->rtt_override_value = 1; |
||||
popts->dynamic_power = 1; |
||||
/* Write leveling override */ |
||||
popts->wrlvl_en = 1; |
||||
popts->wrlvl_override = 1; |
||||
popts->wrlvl_sample = 0xf; |
||||
popts->wrlvl_start = 0x4; |
||||
popts->trwt_override = 1; |
||||
popts->trwt = 0; |
||||
|
||||
for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { |
||||
popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER; |
||||
popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS; |
||||
} |
||||
} |
@ -0,0 +1,19 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/fsl_law.h> |
||||
#include <asm/mmu.h> |
||||
|
||||
struct law_entry law_table[] = { |
||||
SET_LAW(CONFIG_SYS_FLASH_BASE_PHYS, LAW_SIZE_64M, LAW_TRGT_IF_IFC), |
||||
SET_LAW(CONFIG_SYS_CPLD_BASE_PHYS, LAW_SIZE_4K, LAW_TRGT_IF_IFC), |
||||
SET_LAW(CONFIG_SYS_NAND_BASE_PHYS, LAW_SIZE_16K, LAW_TRGT_IF_IFC), |
||||
SET_LAW(CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS, LAW_SIZE_512K, |
||||
LAW_TRGT_IF_PLATFORM_SRAM), |
||||
}; |
||||
|
||||
int num_law_entries = ARRAY_SIZE(law_table); |
@ -0,0 +1,76 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/mmu.h> |
||||
|
||||
struct fsl_e_tlb_entry tlb_table[] = { |
||||
/* TLB 0 - for temp stack in cache */ |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
|
||||
/* TLB 1 */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 0, BOOKE_PAGESZ_1M, 1), |
||||
|
||||
SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS, |
||||
MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, |
||||
0, 1, BOOKE_PAGESZ_64M, 1), |
||||
|
||||
#ifdef CONFIG_PCI |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 2, BOOKE_PAGESZ_256M, 1), |
||||
|
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 3, BOOKE_PAGESZ_256K, 1), |
||||
#endif |
||||
|
||||
SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 4, BOOKE_PAGESZ_4K, 1), |
||||
|
||||
SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 5, BOOKE_PAGESZ_16K, 1), |
||||
|
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PLATFORM_SRAM_BASE, |
||||
CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 6, BOOKE_PAGESZ_256K, 1), |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PLATFORM_SRAM_BASE + 0x40000, |
||||
CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS + 0x40000, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 7, BOOKE_PAGESZ_256K, 1), |
||||
|
||||
#ifdef CONFIG_SYS_RAMBOOT |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, |
||||
CONFIG_SYS_DDR_SDRAM_BASE, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 8, BOOKE_PAGESZ_256M, 1), |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, |
||||
CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 9, BOOKE_PAGESZ_256M, 1), |
||||
#endif |
||||
}; |
||||
|
||||
int num_tlb_entries = ARRAY_SIZE(tlb_table); |
@ -0,0 +1,207 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* Author: Shaveta Leekha <shaveta@freescale.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include "idt8t49n222a_serdes_clk.h" |
||||
|
||||
#define DEVICE_ID_REG 0x00 |
||||
|
||||
static int check_pll_status(u8 idt_addr) |
||||
{ |
||||
u8 val = 0; |
||||
int ret; |
||||
|
||||
ret = i2c_read(idt_addr, 0x17, 1, &val, 1); |
||||
if (ret < 0) { |
||||
printf("IDT:0x%x could not read status register from device.\n", |
||||
idt_addr); |
||||
return ret; |
||||
} |
||||
|
||||
if (val & 0x04) { |
||||
debug("idt8t49n222a PLL is LOCKED: %x\n", val); |
||||
} else { |
||||
printf("idt8t49n222a PLL is not LOCKED: %x\n", val); |
||||
return -1; |
||||
} |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int set_serdes_refclk(u8 idt_addr, u8 serdes_num, |
||||
enum serdes_refclk refclk1, |
||||
enum serdes_refclk refclk2, u8 feedback) |
||||
{ |
||||
u8 dev_id = 0; |
||||
int i, ret; |
||||
|
||||
debug("IDT:Configuring idt8t49n222a device at I2C address: 0x%2x\n", |
||||
idt_addr); |
||||
|
||||
ret = i2c_read(idt_addr, DEVICE_ID_REG, 1, &dev_id, 1); |
||||
if (ret < 0) { |
||||
debug("IDT:0x%x could not read DEV_ID from device.\n", |
||||
idt_addr); |
||||
return ret; |
||||
} |
||||
|
||||
if ((dev_id != 0x00) && (dev_id != 0x24) && (dev_id != 0x2a)) { |
||||
debug("IDT: device at address 0x%x is not idt8t49n222a.\n", |
||||
idt_addr); |
||||
} |
||||
|
||||
if (serdes_num != 1 && serdes_num != 2) { |
||||
debug("serdes_num should be 1 for SerDes1 and" |
||||
" 2 for SerDes2.\n"); |
||||
return -1; |
||||
} |
||||
|
||||
if ((refclk1 == SERDES_REFCLK_122_88 && refclk2 != SERDES_REFCLK_122_88) |
||||
|| (refclk1 != SERDES_REFCLK_122_88 |
||||
&& refclk2 == SERDES_REFCLK_122_88)) { |
||||
debug("Only one refclk at 122.88MHz is not supported." |
||||
" Please set both refclk1 & refclk2 to 122.88MHz" |
||||
" or both not to 122.88MHz.\n"); |
||||
return -1; |
||||
} |
||||
|
||||
if (refclk1 != SERDES_REFCLK_100 && refclk1 != SERDES_REFCLK_122_88 |
||||
&& refclk1 != SERDES_REFCLK_125 |
||||
&& refclk1 != SERDES_REFCLK_156_25) { |
||||
debug("refclk1 should be 100MHZ, 122.88MHz, 125MHz" |
||||
" or 156.25MHz.\n"); |
||||
return -1; |
||||
} |
||||
|
||||
if (refclk2 != SERDES_REFCLK_100 && refclk2 != SERDES_REFCLK_122_88 |
||||
&& refclk2 != SERDES_REFCLK_125 |
||||
&& refclk2 != SERDES_REFCLK_156_25) { |
||||
debug("refclk2 should be 100MHZ, 122.88MHz, 125MHz" |
||||
" or 156.25MHz.\n"); |
||||
return -1; |
||||
} |
||||
|
||||
if (feedback != 0 && feedback != 1) { |
||||
debug("valid values for feedback are 0(default) or 1.\n"); |
||||
return -1; |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 122.88MHz Refclk2 = 122.88MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_122_88 && |
||||
refclk2 == SERDES_REFCLK_122_88) { |
||||
printf("Setting refclk1:122.88 and refclk2:122.88\n"); |
||||
for (i = 0; i < NUM_IDT_REGS; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_122_88[i][0], |
||||
idt_conf_122_88[i][1]); |
||||
|
||||
if (feedback) { |
||||
for (i = 0; i < NUM_IDT_REGS_FEEDBACK; i++) |
||||
i2c_reg_write(idt_addr, |
||||
idt_conf_122_88_feedback[i][0], |
||||
idt_conf_122_88_feedback[i][1]); |
||||
} |
||||
} |
||||
|
||||
if (refclk1 != SERDES_REFCLK_122_88 && |
||||
refclk2 != SERDES_REFCLK_122_88) { |
||||
for (i = 0; i < NUM_IDT_REGS; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_not_122_88[i][0], |
||||
idt_conf_not_122_88[i][1]); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 100MHz Refclk2 = 125MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_100 && refclk2 == SERDES_REFCLK_125) { |
||||
printf("Setting refclk1:100 and refclk2:125\n"); |
||||
i2c_reg_write(idt_addr, 0x11, 0x10); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 125MHz Refclk2 = 125MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_125) { |
||||
printf("Setting refclk1:125 and refclk2:125\n"); |
||||
i2c_reg_write(idt_addr, 0x10, 0x10); |
||||
i2c_reg_write(idt_addr, 0x11, 0x10); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 125MHz Refclk2 = 100MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_125 && refclk2 == SERDES_REFCLK_100) { |
||||
printf("Setting refclk1:125 and refclk2:100\n"); |
||||
i2c_reg_write(idt_addr, 0x10, 0x10); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 156.25MHz Refclk2 = 156.25MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_156_25 && |
||||
refclk2 == SERDES_REFCLK_156_25) { |
||||
printf("Setting refclk1:156.25 and refclk2:156.25\n"); |
||||
for (i = 0; i < NUM_IDT_REGS_156_25; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_156_25[i][0], |
||||
idt_conf_156_25[i][1]); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 100MHz Refclk2 = 156.25MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_100 && |
||||
refclk2 == SERDES_REFCLK_156_25) { |
||||
printf("Setting refclk1:100 and refclk2:156.25\n"); |
||||
for (i = 0; i < NUM_IDT_REGS_156_25; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_100_156_25[i][0], |
||||
idt_conf_100_156_25[i][1]); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 125MHz Refclk2 = 156.25MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_125 && |
||||
refclk2 == SERDES_REFCLK_156_25) { |
||||
printf("Setting refclk1:125 and refclk2:156.25\n"); |
||||
for (i = 0; i < NUM_IDT_REGS_156_25; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_125_156_25[i][0], |
||||
idt_conf_125_156_25[i][1]); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 156.25MHz Refclk2 = 100MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_156_25 && |
||||
refclk2 == SERDES_REFCLK_100) { |
||||
printf("Setting refclk1:156.25 and refclk2:100\n"); |
||||
for (i = 0; i < NUM_IDT_REGS_156_25; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_156_25_100[i][0], |
||||
idt_conf_156_25_100[i][1]); |
||||
} |
||||
|
||||
/* Configuring IDT for output refclks as
|
||||
* Refclk1 = 156.25MHz Refclk2 = 125MHz |
||||
*/ |
||||
if (refclk1 == SERDES_REFCLK_156_25 && |
||||
refclk2 == SERDES_REFCLK_125) { |
||||
printf("Setting refclk1:156.25 and refclk2:125\n"); |
||||
for (i = 0; i < NUM_IDT_REGS_156_25; i++) |
||||
i2c_reg_write(idt_addr, idt_conf_156_25_125[i][0], |
||||
idt_conf_156_25_125[i][1]); |
||||
} |
||||
|
||||
/* waiting for maximum of 1 second if PLL doesn'r get locked
|
||||
* initially. then check the status again. |
||||
*/ |
||||
if (check_pll_status(idt_addr)) { |
||||
mdelay(1000); |
||||
if (check_pll_status(idt_addr)) |
||||
return -1; |
||||
} |
||||
|
||||
return 0; |
||||
} |
@ -0,0 +1,107 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* Author: Shaveta Leekha <shaveta@freescale.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __IDT8T49N222A_SERDES_CLK_H_ |
||||
#define __IDT8T49N222A_SERDES_CLK_H_ 1 |
||||
|
||||
#include <common.h> |
||||
#include <i2c.h> |
||||
#include "qixis.h" |
||||
#include "../b4860qds/b4860qds_qixis.h" |
||||
#include <errno.h> |
||||
|
||||
#define NUM_IDT_REGS 23 |
||||
#define NUM_IDT_REGS_FEEDBACK 12 |
||||
#define NUM_IDT_REGS_156_25 11 |
||||
|
||||
/* CLK */ |
||||
enum serdes_refclk { |
||||
SERDES_REFCLK_100, /* refclk 100Mhz */ |
||||
SERDES_REFCLK_122_88, /* refclk 122.88Mhz */ |
||||
SERDES_REFCLK_125, /* refclk 125Mhz */ |
||||
SERDES_REFCLK_156_25, /* refclk 156.25Mhz */ |
||||
SERDES_REFCLK_NONE = -1, |
||||
}; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 = 122.88MHz Refclk2 = 122.88MHz |
||||
*/ |
||||
static const u8 idt_conf_122_88[23][2] = { {0x00, 0x3C}, {0x01, 0x00}, |
||||
{0x02, 0x9F}, {0x03, 0x00}, {0x04, 0x0B}, {0x05, 0x00}, |
||||
{0x06, 0x00}, {0x07, 0x00}, {0x08, 0x7D}, {0x09, 0x00}, |
||||
{0x0A, 0x08}, {0x0B, 0x00}, {0x0C, 0xDC}, {0x0D, 0x00}, |
||||
{0x0E, 0x00}, {0x0F, 0x00}, {0x10, 0x12}, {0x11, 0x12}, |
||||
{0x12, 0xB9}, {0x13, 0xBC}, {0x14, 0x40}, {0x15, 0x08}, |
||||
{0x16, 0xA0} }; |
||||
|
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 not equal to 122.88MHz Refclk2 not equal to 122.88MHz |
||||
*/ |
||||
static const u8 idt_conf_not_122_88[23][2] = { {0x00, 0x00}, {0x01, 0x00}, |
||||
{0x02, 0x00}, {0x03, 0x00}, {0x04, 0x0A}, {0x05, 0x00}, |
||||
{0x06, 0x00}, {0x07, 0x00}, {0x08, 0x7D}, {0x09, 0x00}, |
||||
{0x0A, 0x08}, {0x0B, 0x00}, {0x0C, 0xDC}, {0x0D, 0x00}, |
||||
{0x0E, 0x00}, {0x0F, 0x00}, {0x10, 0x14}, {0x11, 0x14}, |
||||
{0x12, 0x35}, {0x13, 0xBC}, {0x14, 0x40}, {0x15, 0x08}, |
||||
{0x16, 0xA0} }; |
||||
|
||||
/* Reconfiguration values for some of IDT registers for
|
||||
* Output Refclks: |
||||
* Refclk1 = 122.88MHz Refclk2 = 122.88MHz |
||||
* and with feedback as 1 |
||||
*/ |
||||
static const u8 idt_conf_122_88_feedback[12][2] = { {0x00, 0x50}, {0x02, 0xD7}, |
||||
{0x04, 0x89}, {0x06, 0xC3}, {0x08, 0xC0}, {0x0A, 0x07}, |
||||
{0x0C, 0x80}, {0x10, 0x10}, {0x11, 0x10}, {0x12, 0x1B}, |
||||
{0x14, 0x00}, {0x15, 0xE8} }; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 : 156.25MHz Refclk2 : 156.25MHz |
||||
*/ |
||||
static const u8 idt_conf_156_25[11][2] = { {0x04, 0x19}, {0x06, 0x03}, |
||||
{0x08, 0xC0}, {0x0A, 0x07}, {0x0C, 0xA1}, {0x0E, 0x20}, |
||||
{0x10, 0x10}, {0x11, 0x10}, {0x12, 0xB5}, {0x13, 0x3C}, |
||||
{0x15, 0xE8} }; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 : 100MHz Refclk2 : 156.25MHz |
||||
*/ |
||||
static const u8 idt_conf_100_156_25[11][2] = { {0x04, 0x19}, {0x06, 0x03}, |
||||
{0x08, 0xC0}, {0x0A, 0x07}, {0x0C, 0xA1}, {0x0E, 0x20}, |
||||
{0x10, 0x19}, {0x11, 0x10}, {0x12, 0xB5}, {0x13, 0x3C}, |
||||
{0x15, 0xE8} }; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 : 125MHz Refclk2 : 156.25MHz |
||||
*/ |
||||
static const u8 idt_conf_125_156_25[11][2] = { {0x04, 0x19}, {0x06, 0x03}, |
||||
{0x08, 0xC0}, {0x0A, 0x07}, {0x0C, 0xA1}, {0x0E, 0x20}, |
||||
{0x10, 0x14}, {0x11, 0x10}, {0x12, 0xB5}, {0x13, 0x3C}, |
||||
{0x15, 0xE8} }; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 : 156.25MHz Refclk2 : 100MHz |
||||
*/ |
||||
static const u8 idt_conf_156_25_100[11][2] = { {0x04, 0x19}, {0x06, 0x03}, |
||||
{0x08, 0xC0}, {0x0A, 0x07}, {0x0C, 0xA1}, {0x0E, 0x20}, |
||||
{0x10, 0x10}, {0x11, 0x19}, {0x12, 0xB5}, {0x13, 0x3C}, |
||||
{0x15, 0xE8} }; |
||||
|
||||
/* configuration values for IDT registers for Output Refclks:
|
||||
* Refclk1 : 156.25MHz Refclk2 : 125MHz |
||||
*/ |
||||
static const u8 idt_conf_156_25_125[11][2] = { {0x04, 0x19}, {0x06, 0x03}, |
||||
{0x08, 0xC0}, {0x0A, 0x07}, {0x0C, 0xA1}, {0x0E, 0x20}, |
||||
{0x10, 0x10}, {0x11, 0x14}, {0x12, 0xB5}, {0x13, 0x3C}, |
||||
{0x15, 0xE8} }; |
||||
|
||||
int set_serdes_refclk(u8 idt_addr, u8 serdes_num, |
||||
enum serdes_refclk refclk1, |
||||
enum serdes_refclk refclk2, u8 feedback); |
||||
|
||||
#endif /*__IDT8T49N222A_SERDES_CLK_H_ */ |
@ -0,0 +1,35 @@ |
||||
#
|
||||
# Copyright 2013 Freescale Semiconductor, Inc.
|
||||
#
|
||||
# SPDX-License-Identifier: GPL-2.0+
|
||||
|
||||
include $(TOPDIR)/config.mk |
||||
|
||||
LIB = $(obj)lib$(BOARD).o
|
||||
|
||||
COBJS-y += $(BOARD).o
|
||||
COBJS-y += ddr.o
|
||||
COBJS-y += law.o
|
||||
COBJS-y += tlb.o
|
||||
|
||||
SRCS := $(SOBJS:.o=.S) $(COBJS-y:.o=.c)
|
||||
OBJS := $(addprefix $(obj),$(COBJS-y))
|
||||
SOBJS := $(addprefix $(obj),$(SOBJS))
|
||||
|
||||
$(LIB): $(obj).depend $(OBJS) $(SOBJS) |
||||
$(call cmd_link_o_target, $(OBJS))
|
||||
|
||||
clean: |
||||
rm -f $(OBJS) $(SOBJS)
|
||||
|
||||
distclean: clean |
||||
rm -f $(LIB) core *.bak .depend
|
||||
|
||||
#########################################################################
|
||||
|
||||
# defines $(obj).depend target
|
||||
include $(SRCTREE)/rules.mk |
||||
|
||||
sinclude $(obj).depend |
||||
|
||||
#########################################################################
|
@ -0,0 +1,69 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/mmu.h> |
||||
#include <asm/immap_85xx.h> |
||||
#include <asm/processor.h> |
||||
#include <asm/fsl_ddr_sdram.h> |
||||
#include <asm/fsl_ddr_dimm_params.h> |
||||
#include <asm/io.h> |
||||
#include <asm/fsl_law.h> |
||||
|
||||
/* Fixed sdram init -- doesn't use serial presence detect. */ |
||||
phys_size_t fixed_sdram(void) |
||||
{ |
||||
sys_info_t sysinfo; |
||||
char buf[32]; |
||||
size_t ddr_size; |
||||
fsl_ddr_cfg_regs_t ddr_cfg_regs = { |
||||
.cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS, |
||||
.cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG, |
||||
.cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2, |
||||
#if CONFIG_CHIP_SELECTS_PER_CTRL > 1 |
||||
.cs[1].bnds = CONFIG_SYS_DDR_CS1_BNDS, |
||||
.cs[1].config = CONFIG_SYS_DDR_CS1_CONFIG, |
||||
.cs[1].config_2 = CONFIG_SYS_DDR_CS1_CONFIG_2, |
||||
#endif |
||||
.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3, |
||||
.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0, |
||||
.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1, |
||||
.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2, |
||||
.ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL, |
||||
.ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2, |
||||
.ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1, |
||||
.ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2, |
||||
.ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL, |
||||
.ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL, |
||||
.ddr_data_init = CONFIG_SYS_DDR_DATA_INIT, |
||||
.ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL, |
||||
.ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR, |
||||
.ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR, |
||||
.timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4, |
||||
.timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5, |
||||
.ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL, |
||||
.ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL, |
||||
.ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR, |
||||
.ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1, |
||||
.ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2 |
||||
}; |
||||
|
||||
get_sys_info(&sysinfo); |
||||
printf("Configuring DDR for %s MT/s data rate\n", |
||||
strmhz(buf, sysinfo.freqDDRBus)); |
||||
|
||||
ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024; |
||||
|
||||
fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0); |
||||
|
||||
if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE, |
||||
ddr_size, LAW_TRGT_IF_DDR_1) < 0) { |
||||
printf("ERROR setting Local Access Windows for DDR\n"); |
||||
return 0; |
||||
}; |
||||
|
||||
return ddr_size; |
||||
} |
@ -0,0 +1,16 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/fsl_law.h> |
||||
#include <asm/mmu.h> |
||||
|
||||
struct law_entry law_table[] = { |
||||
SET_LAW(CONFIG_SYS_FLASH_BASE_PHYS, LAW_SIZE_64M, LAW_TRGT_IF_LBC), |
||||
SET_LAW(CONFIG_SYS_SSD_BASE_PHYS, LAW_SIZE_1M, LAW_TRGT_IF_LBC) |
||||
}; |
||||
|
||||
int num_law_entries = ARRAY_SIZE(law_table); |
@ -0,0 +1,281 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <command.h> |
||||
#include <hwconfig.h> |
||||
#include <pci.h> |
||||
#include <i2c.h> |
||||
#include <asm/processor.h> |
||||
#include <asm/mmu.h> |
||||
#include <asm/cache.h> |
||||
#include <asm/immap_85xx.h> |
||||
#include <asm/fsl_pci.h> |
||||
#include <asm/fsl_ddr_sdram.h> |
||||
#include <asm/io.h> |
||||
#include <asm/fsl_law.h> |
||||
#include <asm/fsl_lbc.h> |
||||
#include <asm/mp.h> |
||||
#include <miiphy.h> |
||||
#include <libfdt.h> |
||||
#include <fdt_support.h> |
||||
#include <fsl_mdio.h> |
||||
#include <tsec.h> |
||||
#include <ioports.h> |
||||
#include <asm/fsl_serdes.h> |
||||
#include <netdev.h> |
||||
|
||||
#define SYSCLK_64 64000000 |
||||
#define SYSCLK_66 66666666 |
||||
|
||||
unsigned long get_board_sys_clk(ulong dummy) |
||||
{ |
||||
ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
||||
par_io_t *par_io = (par_io_t *) &(gur->qe_par_io); |
||||
unsigned int cpdat_val = 0; |
||||
|
||||
/* Set-up up pin muxing based on board switch settings */ |
||||
cpdat_val = par_io[1].cpdat; |
||||
|
||||
/* Check switch setting for SYSCLK select (PB3) */ |
||||
if (cpdat_val & 0x10000000) |
||||
return SYSCLK_64; |
||||
else |
||||
return SYSCLK_66; |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
#ifdef CONFIG_QE |
||||
|
||||
#define PCA_IOPORT_I2C_ADDR 0x23 |
||||
#define PCA_IOPORT_OUTPUT_CMD 0x2 |
||||
#define PCA_IOPORT_CFG_CMD 0x6 |
||||
|
||||
const qe_iop_conf_t qe_iop_conf_tab[] = { |
||||
|
||||
#ifdef CONFIG_TWR_P1025 |
||||
/* GPIO */ |
||||
{1, 0, 1, 0, 0}, |
||||
{1, 18, 1, 0, 0}, |
||||
|
||||
/* GPIO for switch options */ |
||||
{1, 2, 2, 0, 0}, /* PROFIBUS_MODE_SEL */ |
||||
{1, 3, 2, 0, 0}, /* SYS_CLK_SELECT */ |
||||
{1, 29, 2, 0, 0}, /* LOCALBUS_QE_MUXSEL */ |
||||
{1, 30, 2, 0, 0}, /* ETH_TDM_SEL */ |
||||
|
||||
/* QE_MUX_MDC */ |
||||
{1, 19, 1, 0, 1}, /* QE_MUX_MDC */ |
||||
|
||||
/* QE_MUX_MDIO */ |
||||
{1, 20, 3, 0, 1}, /* QE_MUX_MDIO */ |
||||
|
||||
/* UCC_1_MII */ |
||||
{0, 23, 2, 0, 2}, /* CLK12 */ |
||||
{0, 24, 2, 0, 1}, /* CLK9 */ |
||||
{0, 7, 1, 0, 2}, /* ENET1_TXD0_SER1_TXD0 */ |
||||
{0, 9, 1, 0, 2}, /* ENET1_TXD1_SER1_TXD1 */ |
||||
{0, 11, 1, 0, 2}, /* ENET1_TXD2_SER1_TXD2 */ |
||||
{0, 12, 1, 0, 2}, /* ENET1_TXD3_SER1_TXD3 */ |
||||
{0, 6, 2, 0, 2}, /* ENET1_RXD0_SER1_RXD0 */ |
||||
{0, 10, 2, 0, 2}, /* ENET1_RXD1_SER1_RXD1 */ |
||||
{0, 14, 2, 0, 2}, /* ENET1_RXD2_SER1_RXD2 */ |
||||
{0, 15, 2, 0, 2}, /* ENET1_RXD3_SER1_RXD3 */ |
||||
{0, 5, 1, 0, 2}, /* ENET1_TX_EN_SER1_RTS_B */ |
||||
{0, 13, 1, 0, 2}, /* ENET1_TX_ER */ |
||||
{0, 4, 2, 0, 2}, /* ENET1_RX_DV_SER1_CTS_B */ |
||||
{0, 8, 2, 0, 2}, /* ENET1_RX_ER_SER1_CD_B */ |
||||
{0, 17, 2, 0, 2}, /* ENET1_CRS */ |
||||
{0, 16, 2, 0, 2}, /* ENET1_COL */ |
||||
|
||||
/* UCC_5_RMII */ |
||||
{1, 11, 2, 0, 1}, /* CLK13 */ |
||||
{1, 7, 1, 0, 2}, /* ENET5_TXD0_SER5_TXD0 */ |
||||
{1, 10, 1, 0, 2}, /* ENET5_TXD1_SER5_TXD1 */ |
||||
{1, 6, 2, 0, 2}, /* ENET5_RXD0_SER5_RXD0 */ |
||||
{1, 9, 2, 0, 2}, /* ENET5_RXD1_SER5_RXD1 */ |
||||
{1, 5, 1, 0, 2}, /* ENET5_TX_EN_SER5_RTS_B */ |
||||
{1, 4, 2, 0, 2}, /* ENET5_RX_DV_SER5_CTS_B */ |
||||
{1, 8, 2, 0, 2}, /* ENET5_RX_ER_SER5_CD_B */ |
||||
|
||||
/* TDMA - clock option is configured in OS based on board setting */ |
||||
{1, 23, 2, 0, 2}, /* TDMA_TXD */ |
||||
{1, 25, 2, 0, 2}, /* TDMA_RXD */ |
||||
{1, 26, 1, 0, 2}, /* TDMA_SYNC */ |
||||
#endif |
||||
|
||||
{0, 0, 0, 0, QE_IOP_TAB_END} /* END of table */ |
||||
}; |
||||
#endif |
||||
|
||||
int board_early_init_f(void) |
||||
{ |
||||
ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
||||
|
||||
setbits_be32(&gur->pmuxcr, |
||||
(MPC85xx_PMUXCR_SDHC_CD | MPC85xx_PMUXCR_SDHC_WP)); |
||||
|
||||
/* SDHC_DAT[4:7] not exposed to pins (use as SPI) */ |
||||
clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int checkboard(void) |
||||
{ |
||||
ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
||||
u8 boot_status; |
||||
|
||||
printf("Board: %s\n", CONFIG_BOARDNAME); |
||||
|
||||
boot_status = ((gur->porbmsr) >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf; |
||||
puts("rom_loc: "); |
||||
if (boot_status == PORBMSR_ROMLOC_NOR) |
||||
puts("nor flash"); |
||||
else if (boot_status == PORBMSR_ROMLOC_SDHC) |
||||
puts("sd"); |
||||
else |
||||
puts("unknown"); |
||||
puts("\n"); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
#ifdef CONFIG_PCI |
||||
void pci_init_board(void) |
||||
{ |
||||
fsl_pcie_init_board(0); |
||||
} |
||||
#endif |
||||
|
||||
int board_early_init_r(void) |
||||
{ |
||||
const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; |
||||
const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); |
||||
|
||||
/*
|
||||
* Remap Boot flash region to caching-inhibited |
||||
* so that flash can be erased properly. |
||||
*/ |
||||
|
||||
/* Flush d-cache and invalidate i-cache of any FLASH data */ |
||||
flush_dcache(); |
||||
invalidate_icache(); |
||||
|
||||
/* invalidate existing TLB entry for flash */ |
||||
disable_tlb(flash_esel); |
||||
|
||||
set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */ |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */ |
||||
0, flash_esel, BOOKE_PAGESZ_64M, 1);/* ts, esel, tsize, iprot */ |
||||
return 0; |
||||
} |
||||
|
||||
int board_eth_init(bd_t *bis) |
||||
{ |
||||
struct fsl_pq_mdio_info mdio_info; |
||||
struct tsec_info_struct tsec_info[4]; |
||||
ccsr_gur_t *gur __attribute__((unused)) = |
||||
(void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
||||
int num = 0; |
||||
|
||||
#ifdef CONFIG_TSEC1 |
||||
SET_STD_TSEC_INFO(tsec_info[num], 1); |
||||
num++; |
||||
#endif |
||||
#ifdef CONFIG_TSEC2 |
||||
SET_STD_TSEC_INFO(tsec_info[num], 2); |
||||
if (is_serdes_configured(SGMII_TSEC2)) { |
||||
printf("eTSEC2 is in sgmii mode.\n"); |
||||
tsec_info[num].flags |= TSEC_SGMII; |
||||
} |
||||
num++; |
||||
#endif |
||||
#ifdef CONFIG_TSEC3 |
||||
SET_STD_TSEC_INFO(tsec_info[num], 3); |
||||
num++; |
||||
#endif |
||||
|
||||
if (!num) { |
||||
printf("No TSECs initialized\n"); |
||||
return 0; |
||||
} |
||||
|
||||
mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; |
||||
mdio_info.name = DEFAULT_MII_NAME; |
||||
|
||||
fsl_pq_mdio_init(bis, &mdio_info); |
||||
|
||||
tsec_eth_init(bis, tsec_info, num); |
||||
|
||||
#if defined(CONFIG_UEC_ETH) |
||||
/* QE0 and QE3 need to be exposed for UCC1
|
||||
* and UCC5 Eth mode (in PMUXCR register). |
||||
* Currently QE/LBC muxed pins assumed to be |
||||
* LBC for U-Boot and PMUXCR updated by OS if required */ |
||||
|
||||
uec_standard_init(bis); |
||||
#endif |
||||
|
||||
return pci_eth_init(bis); |
||||
} |
||||
|
||||
#if defined(CONFIG_QE) |
||||
static void fdt_board_fixup_qe_pins(void *blob) |
||||
{ |
||||
int node; |
||||
|
||||
if (!hwconfig("qe")) { |
||||
/* For QE and eLBC pins multiplexing,
|
||||
* When don't use QE function, remove |
||||
* qe node from dt blob. |
||||
*/ |
||||
node = fdt_path_offset(blob, "/qe"); |
||||
if (node >= 0) |
||||
fdt_del_node(blob, node); |
||||
} else { |
||||
/* For TWR Peripheral Modules - TWR-SER2
|
||||
* board only can support Signal Port MII, |
||||
* so delete one UEC node when use MII port. |
||||
*/ |
||||
if (hwconfig("mii")) |
||||
node = fdt_path_offset(blob, "/qe/ucc@2400"); |
||||
else |
||||
node = fdt_path_offset(blob, "/qe/ucc@2000"); |
||||
if (node >= 0) |
||||
fdt_del_node(blob, node); |
||||
} |
||||
|
||||
return; |
||||
} |
||||
#endif |
||||
|
||||
#ifdef CONFIG_OF_BOARD_SETUP |
||||
void ft_board_setup(void *blob, bd_t *bd) |
||||
{ |
||||
phys_addr_t base; |
||||
phys_size_t size; |
||||
|
||||
ft_cpu_setup(blob, bd); |
||||
|
||||
base = getenv_bootm_low(); |
||||
size = getenv_bootm_size(); |
||||
|
||||
fdt_fixup_memory(blob, (u64)base, (u64)size); |
||||
|
||||
FT_FSL_PCI_SETUP; |
||||
|
||||
#ifdef CONFIG_QE |
||||
do_fixup_by_compat(blob, "fsl,qe", "status", "okay", |
||||
sizeof("okay"), 0); |
||||
#endif |
||||
#if defined(CONFIG_TWR_P1025) |
||||
fdt_board_fixup_qe_pins(blob); |
||||
#endif |
||||
fdt_fixup_dr_usb(blob, bd); |
||||
} |
||||
#endif |
@ -0,0 +1,76 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <asm/mmu.h> |
||||
|
||||
struct fsl_e_tlb_entry tlb_table[] = { |
||||
/* TLB 0 - for temp stack in cache */ |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, |
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , |
||||
CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 0, BOOKE_PAGESZ_4K, 0), |
||||
|
||||
/* TLB 1 */ |
||||
/* *I*** - Covers boot page */ |
||||
SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I, |
||||
0, 0, BOOKE_PAGESZ_4K, 1), |
||||
|
||||
/* *I*G* - CCSRBAR */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 1, BOOKE_PAGESZ_1M, 1), |
||||
|
||||
#ifndef CONFIG_SPL_BUILD |
||||
/* W**G* - Flash, localbus */ |
||||
/* This will be changed to *I*G* after relocation to RAM. */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS, |
||||
MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, |
||||
0, 2, BOOKE_PAGESZ_64M, 1), |
||||
|
||||
/* W**G* - Flash, localbus */ |
||||
/* This will be changed to *I*G* after relocation to RAM. */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_SSD_BASE, CONFIG_SYS_SSD_BASE_PHYS, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 5, BOOKE_PAGESZ_1M, 1), |
||||
|
||||
#ifdef CONFIG_PCI |
||||
/* *I*G* - PCI memory 1.5G */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 3, BOOKE_PAGESZ_1G, 1), |
||||
|
||||
/* *I*G* - PCI I/O effective: 192K */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, 4, BOOKE_PAGESZ_256K, 1), |
||||
#endif |
||||
|
||||
#endif |
||||
|
||||
#ifdef CONFIG_SYS_RAMBOOT |
||||
/* *I*G - eSDHC boot */ |
||||
SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE, |
||||
MAS3_SX|MAS3_SW|MAS3_SR, 0, |
||||
0, 8, BOOKE_PAGESZ_1G, 1), |
||||
#endif |
||||
|
||||
}; |
||||
|
||||
int num_tlb_entries = ARRAY_SIZE(tlb_table); |
@ -0,0 +1,108 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __DDR_H__ |
||||
#define __DDR_H__ |
||||
struct board_specific_parameters { |
||||
u32 n_ranks; |
||||
u32 datarate_mhz_high; |
||||
u32 rank_gb; |
||||
u32 clk_adjust; |
||||
u32 wrlvl_start; |
||||
u32 wrlvl_ctl_2; |
||||
u32 wrlvl_ctl_3; |
||||
u32 cpo; |
||||
u32 write_data_delay; |
||||
u32 force_2T; |
||||
}; |
||||
|
||||
/*
|
||||
* These tables contain all valid speeds we want to override with board |
||||
* specific parameters. datarate_mhz_high values need to be in ascending order |
||||
* for each n_ranks group. |
||||
*/ |
||||
|
||||
#ifdef CONFIG_T4240QDS |
||||
static const struct board_specific_parameters udimm0[] = { |
||||
/*
|
||||
* memory controller 0 |
||||
* num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T |
||||
* ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | |
||||
*/ |
||||
{2, 1350, 4, 4, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, |
||||
{2, 1350, 0, 5, 7, 0x0709090b, 0x0c0c0d09, 0xff, 2, 0}, |
||||
{2, 1666, 4, 4, 8, 0x080a0a0d, 0x0d10100b, 0xff, 2, 0}, |
||||
{2, 1666, 0, 5, 7, 0x080a0a0c, 0x0d0d0e0a, 0xff, 2, 0}, |
||||
{2, 1900, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, |
||||
{2, 2140, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, |
||||
{1, 1350, 0, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, |
||||
{1, 1700, 0, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0}, |
||||
{1, 1900, 0, 4, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0}, |
||||
{1, 2140, 0, 4, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0}, |
||||
{} |
||||
}; |
||||
|
||||
static const struct board_specific_parameters rdimm0[] = { |
||||
/*
|
||||
* memory controller 0 |
||||
* num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T |
||||
* ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | |
||||
*/ |
||||
{4, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, |
||||
{4, 1666, 0, 5, 11, 0x0a080706, 0x07090906, 0xff, 2, 0}, |
||||
{4, 2140, 0, 5, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, |
||||
{2, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, |
||||
{2, 1666, 0, 5, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0}, |
||||
{2, 2140, 0, 5, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, |
||||
{1, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, |
||||
{1, 1666, 0, 5, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0}, |
||||
{1, 2140, 0, 4, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, |
||||
{} |
||||
}; |
||||
|
||||
#else /* CONFIG_T4240EMU */ |
||||
static const struct board_specific_parameters udimm0[] = { |
||||
/*
|
||||
* memory controller 0 |
||||
* num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T |
||||
* ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | |
||||
*/ |
||||
{2, 2140, 0, 4, 8, 0x0, 0x0, 0xff, 2, 0}, |
||||
{1, 2140, 0, 4, 8, 0x0, 0x0, 0xff, 2, 0}, |
||||
{} |
||||
}; |
||||
|
||||
static const struct board_specific_parameters rdimm0[] = { |
||||
/*
|
||||
* memory controller 0 |
||||
* num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T |
||||
* ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | |
||||
*/ |
||||
{4, 2140, 0, 5, 8, 0x0, 0x0, 0xff, 2, 0}, |
||||
{2, 2140, 0, 5, 8, 0x0, 0x0, 0xff, 2, 0}, |
||||
{1, 2140, 0, 4, 8, 0x0, 0x0, 0xff, 2, 0}, |
||||
{} |
||||
}; |
||||
#endif /* CONFIG_T4240EMU */ |
||||
|
||||
/*
|
||||
* The three slots have slightly different timing. The center values are good |
||||
* for all slots. We use identical speed tables for them. In future use, if |
||||
* DIMMs require separated tables, make more entries as needed. |
||||
*/ |
||||
static const struct board_specific_parameters *udimms[] = { |
||||
udimm0, |
||||
}; |
||||
|
||||
/*
|
||||
* The three slots have slightly different timing. See comments above. |
||||
*/ |
||||
static const struct board_specific_parameters *rdimms[] = { |
||||
rdimm0, |
||||
}; |
||||
|
||||
|
||||
#endif |
@ -0,0 +1,80 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <command.h> |
||||
#include <i2c.h> |
||||
#include <netdev.h> |
||||
#include <linux/compiler.h> |
||||
#include <asm/mmu.h> |
||||
#include <asm/processor.h> |
||||
#include <asm/cache.h> |
||||
#include <asm/immap_85xx.h> |
||||
#include <asm/fsl_law.h> |
||||
#include <asm/fsl_serdes.h> |
||||
#include <asm/fsl_portals.h> |
||||
#include <asm/fsl_liodn.h> |
||||
|
||||
DECLARE_GLOBAL_DATA_PTR; |
||||
|
||||
int checkboard(void) |
||||
{ |
||||
struct cpu_type *cpu = gd->arch.cpu; |
||||
|
||||
printf("Board: %sEMU\n", cpu->name); |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int board_early_init_r(void) |
||||
{ |
||||
const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; |
||||
const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); |
||||
|
||||
/*
|
||||
* Remap Boot flash + PROMJET region to caching-inhibited |
||||
* so that flash can be erased properly. |
||||
*/ |
||||
|
||||
/* Flush d-cache and invalidate i-cache of any FLASH data */ |
||||
flush_dcache(); |
||||
invalidate_icache(); |
||||
|
||||
/* invalidate existing TLB entry for flash */ |
||||
disable_tlb(flash_esel); |
||||
|
||||
set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, |
||||
MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
||||
0, flash_esel, BOOKE_PAGESZ_256M, 1); |
||||
|
||||
set_liodns(); |
||||
#ifdef CONFIG_SYS_DPAA_QBMAN |
||||
setup_portals(); |
||||
#endif |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int misc_init_r(void) |
||||
{ |
||||
return 0; |
||||
} |
||||
|
||||
void ft_board_setup(void *blob, bd_t *bd) |
||||
{ |
||||
phys_addr_t base; |
||||
phys_size_t size; |
||||
|
||||
ft_cpu_setup(blob, bd); |
||||
|
||||
base = getenv_bootm_low(); |
||||
size = getenv_bootm_size(); |
||||
|
||||
fdt_fixup_memory(blob, (u64)base, (u64)size); |
||||
|
||||
fdt_fixup_liodn(blob); |
||||
fdt_fixup_dr_usb(blob, bd); |
||||
} |
@ -0,0 +1,456 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
/*
|
||||
* C29XPCIE board configuration file |
||||
*/ |
||||
|
||||
#ifndef __CONFIG_H |
||||
#define __CONFIG_H |
||||
|
||||
#define CONFIG_PHYS_64BIT |
||||
|
||||
#ifdef CONFIG_C29XPCIE |
||||
#define CONFIG_PPC_C29X |
||||
#endif |
||||
|
||||
#ifdef CONFIG_SPIFLASH |
||||
#define CONFIG_RAMBOOT_SPIFLASH |
||||
#define CONFIG_SYS_TEXT_BASE 0x11000000 |
||||
#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc |
||||
#endif |
||||
|
||||
#ifndef CONFIG_SYS_TEXT_BASE |
||||
#define CONFIG_SYS_TEXT_BASE 0xeff80000 |
||||
#endif |
||||
|
||||
#ifndef CONFIG_RESET_VECTOR_ADDRESS |
||||
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
||||
#endif |
||||
|
||||
#ifndef CONFIG_SYS_MONITOR_BASE |
||||
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
||||
#endif |
||||
|
||||
/* High Level Configuration Options */ |
||||
#define CONFIG_BOOKE /* BOOKE */ |
||||
#define CONFIG_E500 /* BOOKE e500 family */ |
||||
#define CONFIG_MPC85xx |
||||
#define CONFIG_FSL_IFC /* Enable IFC Support */ |
||||
#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ |
||||
|
||||
#define CONFIG_PCI /* Enable PCI/PCIE */ |
||||
#ifdef CONFIG_PCI |
||||
#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ |
||||
#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
||||
#define CONFIG_PCI_INDIRECT_BRIDGE |
||||
#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
||||
#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
||||
|
||||
#define CONFIG_CMD_NET |
||||
#define CONFIG_CMD_PCI |
||||
|
||||
#define CONFIG_E1000 |
||||
|
||||
/*
|
||||
* PCI Windows |
||||
* Memory space is mapped 1-1, but I/O space must start from 0. |
||||
*/ |
||||
/* controller 1, Slot 1, tgtid 1, Base address a000 */ |
||||
#define CONFIG_SYS_PCIE1_NAME "Slot 1" |
||||
#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
||||
#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
||||
#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
||||
#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ |
||||
#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
||||
#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
||||
#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
||||
#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull |
||||
|
||||
#define CONFIG_PCI_PNP /* do pci plug-and-play */ |
||||
|
||||
#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
||||
#define CONFIG_DOS_PARTITION |
||||
#endif |
||||
|
||||
#define CONFIG_FSL_LAW /* Use common FSL init code */ |
||||
#define CONFIG_TSEC_ENET |
||||
#define CONFIG_ENV_OVERWRITE |
||||
|
||||
#define CONFIG_DDR_CLK_FREQ 100000000 |
||||
#define CONFIG_SYS_CLK_FREQ 66666666 |
||||
|
||||
#define CONFIG_HWCONFIG |
||||
|
||||
/*
|
||||
* These can be toggled for performance analysis, otherwise use default. |
||||
*/ |
||||
#define CONFIG_L2_CACHE /* toggle L2 cache */ |
||||
#define CONFIG_BTB /* toggle branch predition */ |
||||
|
||||
#define CONFIG_ADDR_STREAMING /* toggle addr streaming */ |
||||
|
||||
#define CONFIG_ENABLE_36BIT_PHYS |
||||
|
||||
#define CONFIG_ADDR_MAP 1 |
||||
#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ |
||||
|
||||
#define CONFIG_SYS_MEMTEST_START 0x00200000 |
||||
#define CONFIG_SYS_MEMTEST_END 0x00400000 |
||||
#define CONFIG_PANIC_HANG |
||||
|
||||
/* DDR Setup */ |
||||
#define CONFIG_FSL_DDR3 |
||||
#define CONFIG_DDR_SPD |
||||
#define CONFIG_SYS_SPD_BUS_NUM 0 |
||||
#define SPD_EEPROM_ADDRESS 0x50 |
||||
#define CONFIG_SYS_DDR_RAW_TIMING |
||||
|
||||
/* DDR ECC Setup*/ |
||||
#define CONFIG_DDR_ECC |
||||
#define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
||||
#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
||||
|
||||
#define CONFIG_SYS_SDRAM_SIZE 512 |
||||
#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
||||
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
||||
|
||||
#define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
||||
#define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
||||
|
||||
#define CONFIG_SYS_CCSRBAR 0xffe00000 |
||||
#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
||||
|
||||
/* Platform SRAM setting */ |
||||
#define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000 |
||||
#define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \ |
||||
(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE) |
||||
#define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10) |
||||
|
||||
/*
|
||||
* IFC Definitions |
||||
*/ |
||||
/* NOR Flash on IFC */ |
||||
#define CONFIG_SYS_FLASH_BASE 0xec000000 |
||||
#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ |
||||
|
||||
#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) |
||||
|
||||
#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } |
||||
#define CONFIG_SYS_MAX_FLASH_BANKS 1 |
||||
|
||||
#define CONFIG_SYS_FLASH_QUIET_TEST |
||||
#define CONFIG_FLASH_SHOW_PROGRESS 45 |
||||
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */ |
||||
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */ |
||||
|
||||
/* 16Bit NOR Flash - S29GL512S10TFI01 */ |
||||
#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ |
||||
CSPR_PORT_SIZE_16 | \
|
||||
CSPR_MSEL_NOR | \
|
||||
CSPR_V) |
||||
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024) |
||||
#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4) |
||||
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
||||
FTIM0_NOR_TEADC(0x5) | \
|
||||
FTIM0_NOR_TEAHC(0x5)) |
||||
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1e) | \ |
||||
FTIM1_NOR_TRAD_NOR(0x0f) | \
|
||||
FTIM1_NOR_TSEQRAD_NOR(0x0f)) |
||||
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
||||
FTIM2_NOR_TCH(0x4) | \
|
||||
FTIM2_NOR_TWP(0x1c)) |
||||
#define CONFIG_SYS_NOR_FTIM3 0x0 |
||||
|
||||
/* CFI for NOR Flash */ |
||||
#define CONFIG_FLASH_CFI_DRIVER |
||||
#define CONFIG_SYS_FLASH_CFI |
||||
#define CONFIG_SYS_FLASH_EMPTY_INFO |
||||
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
||||
|
||||
/* NAND Flash on IFC */ |
||||
#define CONFIG_NAND_FSL_IFC |
||||
#define CONFIG_SYS_NAND_BASE 0xff800000 |
||||
#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull |
||||
|
||||
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
||||
|
||||
#define CONFIG_SYS_MAX_NAND_DEVICE 1 |
||||
#define CONFIG_MTD_NAND_VERIFY_WRITE |
||||
#define CONFIG_CMD_NAND |
||||
#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
||||
|
||||
/* 8Bit NAND Flash - K9F1G08U0B */ |
||||
#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
||||
| CSPR_PORT_SIZE_8 \
|
||||
| CSPR_MSEL_NAND \
|
||||
| CSPR_V) |
||||
#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
||||
#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
||||
| CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
|
||||
| CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
|
||||
| CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
|
||||
| CSOR_NAND_PGS_2K /* Page Size = 2k */ \
|
||||
| CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
|
||||
| CSOR_NAND_PB(64)) /* 64 Pages Per Block */ |
||||
#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \ |
||||
FTIM0_NAND_TWP(0x0c) | \
|
||||
FTIM0_NAND_TWCHT(0x08) | \
|
||||
FTIM0_NAND_TWH(0x06)) |
||||
#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \ |
||||
FTIM1_NAND_TWBE(0x1d) | \
|
||||
FTIM1_NAND_TRR(0x08) | \
|
||||
FTIM1_NAND_TRP(0x0c)) |
||||
#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \ |
||||
FTIM2_NAND_TREH(0x0a) | \
|
||||
FTIM2_NAND_TWHRE(0x18)) |
||||
#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04)) |
||||
|
||||
#define CONFIG_SYS_NAND_DDR_LAW 11 |
||||
|
||||
/* Set up IFC registers for boot location NOR/NAND */ |
||||
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR |
||||
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
||||
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
||||
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
||||
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
||||
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
||||
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
||||
#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR |
||||
#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK |
||||
#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR |
||||
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 |
||||
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 |
||||
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 |
||||
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 |
||||
|
||||
/* CPLD on IFC, selected by CS2 */ |
||||
#define CONFIG_SYS_CPLD_BASE 0xffdf0000 |
||||
#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \ |
||||
| CONFIG_SYS_CPLD_BASE) |
||||
|
||||
#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ |
||||
| CSPR_PORT_SIZE_8 \
|
||||
| CSPR_MSEL_GPCM \
|
||||
| CSPR_V) |
||||
#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) |
||||
#define CONFIG_SYS_CSOR2 0x0 |
||||
/* CPLD Timing parameters for IFC CS2 */ |
||||
#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
||||
FTIM0_GPCM_TEADC(0x0e) | \
|
||||
FTIM0_GPCM_TEAHC(0x0e)) |
||||
#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
||||
FTIM1_GPCM_TRAD(0x1f)) |
||||
#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
||||
FTIM2_GPCM_TCH(0x0) | \
|
||||
FTIM2_GPCM_TWP(0x1f)) |
||||
#define CONFIG_SYS_CS2_FTIM3 0x0 |
||||
|
||||
#if defined(CONFIG_RAMBOOT_SPIFLASH) |
||||
#define CONFIG_SYS_RAMBOOT |
||||
#define CONFIG_SYS_EXTRA_ENV_RELOC |
||||
#endif |
||||
|
||||
#define CONFIG_BOARD_EARLY_INIT_R |
||||
|
||||
#define CONFIG_SYS_INIT_RAM_LOCK |
||||
#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 |
||||
#define CONFIG_SYS_INIT_RAM_END 0x00004000 |
||||
|
||||
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ |
||||
- GENERATED_GBL_DATA_SIZE) |
||||
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
||||
|
||||
#define CONFIG_SYS_MONITOR_LEN (512 * 1024) |
||||
#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) |
||||
|
||||
/* Serial Port */ |
||||
#define CONFIG_CONS_INDEX 1 |
||||
#define CONFIG_SYS_NS16550 |
||||
#define CONFIG_SYS_NS16550_SERIAL |
||||
#define CONFIG_SYS_NS16550_REG_SIZE 1 |
||||
#define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
||||
|
||||
#define CONFIG_SERIAL_MULTI /* Enable both serial ports */ |
||||
#define CONFIG_SYS_CONSOLE_IS_IN_ENV |
||||
|
||||
#define CONFIG_SYS_BAUDRATE_TABLE \ |
||||
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
||||
|
||||
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
||||
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
||||
|
||||
/* Use the HUSH parser */ |
||||
#define CONFIG_SYS_HUSH_PARSER |
||||
|
||||
/*
|
||||
* Pass open firmware flat tree |
||||
*/ |
||||
#define CONFIG_OF_LIBFDT |
||||
#define CONFIG_OF_BOARD_SETUP |
||||
#define CONFIG_OF_STDOUT_VIA_ALIAS |
||||
|
||||
/* new uImage format support */ |
||||
#define CONFIG_FIT |
||||
#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ |
||||
|
||||
#define CONFIG_SYS_I2C |
||||
#define CONFIG_SYS_I2C_FSL |
||||
#define CONFIG_SYS_FSL_I2C_SPEED 400000 |
||||
#define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
||||
#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
||||
#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
||||
#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
||||
#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
||||
|
||||
/* I2C EEPROM */ |
||||
/* enable read and write access to EEPROM */ |
||||
#define CONFIG_CMD_EEPROM |
||||
#define CONFIG_SYS_I2C_MULTI_EEPROMS |
||||
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
||||
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
||||
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
||||
|
||||
#define CONFIG_CMD_I2C |
||||
|
||||
/* eSPI - Enhanced SPI */ |
||||
#define CONFIG_FSL_ESPI |
||||
#define CONFIG_SPI_FLASH |
||||
#define CONFIG_SPI_FLASH_SPANSION |
||||
#define CONFIG_SPI_FLASH_EON |
||||
#define CONFIG_CMD_SF |
||||
#define CONFIG_SF_DEFAULT_SPEED 10000000 |
||||
#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 |
||||
|
||||
#ifdef CONFIG_TSEC_ENET |
||||
#define CONFIG_NET_MULTI |
||||
#define CONFIG_MII /* MII PHY management */ |
||||
#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ |
||||
#define CONFIG_TSEC1 1 |
||||
#define CONFIG_TSEC1_NAME "eTSEC1" |
||||
#define CONFIG_TSEC2 1 |
||||
#define CONFIG_TSEC2_NAME "eTSEC2" |
||||
|
||||
/* Default mode is RGMII mode */ |
||||
#define TSEC1_PHY_ADDR 0 |
||||
#define TSEC2_PHY_ADDR 2 |
||||
|
||||
#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
||||
#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
||||
|
||||
#define CONFIG_ETHPRIME "eTSEC1" |
||||
|
||||
#define CONFIG_PHY_GIGE |
||||
#endif /* CONFIG_TSEC_ENET */ |
||||
|
||||
/*
|
||||
* Environment |
||||
*/ |
||||
#if defined(CONFIG_SYS_RAMBOOT) |
||||
#if defined(CONFIG_RAMBOOT_SPIFLASH) |
||||
#define CONFIG_ENV_IS_IN_SPI_FLASH |
||||
#define CONFIG_ENV_SPI_BUS 0 |
||||
#define CONFIG_ENV_SPI_CS 0 |
||||
#define CONFIG_ENV_SPI_MAX_HZ 10000000 |
||||
#define CONFIG_ENV_SPI_MODE 0 |
||||
#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ |
||||
#define CONFIG_ENV_SECT_SIZE 0x10000 |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
#endif |
||||
#else |
||||
#define CONFIG_ENV_IS_IN_FLASH |
||||
#if CONFIG_SYS_MONITOR_BASE > 0xfff80000 |
||||
#define CONFIG_ENV_ADDR 0xfff80000 |
||||
#else |
||||
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
||||
#endif |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
#define CONFIG_ENV_SECT_SIZE 0x20000 |
||||
#endif |
||||
|
||||
#define CONFIG_LOADS_ECHO |
||||
#define CONFIG_SYS_LOADS_BAUD_CHANGE |
||||
|
||||
/*
|
||||
* Command line configuration. |
||||
*/ |
||||
#include <config_cmd_default.h> |
||||
|
||||
#define CONFIG_CMD_ERRATA |
||||
#define CONFIG_CMD_ELF |
||||
#define CONFIG_CMD_IRQ |
||||
#define CONFIG_CMD_MII |
||||
#define CONFIG_CMD_PING |
||||
#define CONFIG_CMD_SETEXPR |
||||
#define CONFIG_CMD_REGINFO |
||||
|
||||
/*
|
||||
* Miscellaneous configurable options |
||||
*/ |
||||
#define CONFIG_SYS_LONGHELP /* undef to save memory */ |
||||
#define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
||||
#define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
||||
#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
||||
#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
||||
|
||||
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
||||
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
||||
/* Print Buffer Size */ |
||||
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
||||
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ |
||||
#define CONFIG_SYS_HZ 1000 /* dec freq: 1ms ticks */ |
||||
|
||||
/*
|
||||
* For booting Linux, the board info and command line data |
||||
* have to be in the first 64 MB of memory, since this is |
||||
* the maximum mapped by the Linux kernel during initialization. |
||||
*/ |
||||
#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ |
||||
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
||||
|
||||
/*
|
||||
* Environment Configuration |
||||
*/ |
||||
|
||||
#ifdef CONFIG_TSEC_ENET |
||||
#define CONFIG_HAS_ETH0 |
||||
#define CONFIG_HAS_ETH1 |
||||
#endif |
||||
|
||||
#define CONFIG_ROOTPATH "/opt/nfsroot" |
||||
#define CONFIG_BOOTFILE "uImage" |
||||
#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */ |
||||
|
||||
/* default location for tftp and bootm */ |
||||
#define CONFIG_LOADADDR 1000000 |
||||
|
||||
#define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */ |
||||
|
||||
#define CONFIG_BAUDRATE 115200 |
||||
|
||||
#define CONFIG_EXTRA_ENV_SETTINGS \ |
||||
"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
|
||||
"netdev=eth0\0" \
|
||||
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
|
||||
"loadaddr=1000000\0" \
|
||||
"consoledev=ttyS0\0" \
|
||||
"ramdiskaddr=2000000\0" \
|
||||
"ramdiskfile=rootfs.ext2.gz.uboot\0" \
|
||||
"fdtaddr=c00000\0" \
|
||||
"fdtfile=name/of/device-tree.dtb\0" \
|
||||
"othbootargs=ramdisk_size=600000\0" \
|
||||
|
||||
#define CONFIG_RAMBOOTCOMMAND \ |
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs; " \
|
||||
"tftp $ramdiskaddr $ramdiskfile;" \
|
||||
"tftp $loadaddr $bootfile;" \
|
||||
"tftp $fdtaddr $fdtfile;" \
|
||||
"bootm $loadaddr $ramdiskaddr $fdtaddr" |
||||
|
||||
#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND |
||||
|
||||
#endif /* __CONFIG_H */ |
@ -0,0 +1,170 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
/*
|
||||
* T4240 EMU board configuration file |
||||
*/ |
||||
#ifndef __CONFIG_H |
||||
#define __CONFIG_H |
||||
|
||||
#define CONFIG_T4240EMU |
||||
#define CONFIG_PHYS_64BIT |
||||
|
||||
#define CONFIG_SYS_NO_FLASH 1 |
||||
#define CONFIG_SYS_FSL_DDR_EMU 1 |
||||
#define CONFIG_SYS_FSL_NO_QIXIS 1 |
||||
#define CONFIG_SYS_FSL_NO_SERDES 1 |
||||
|
||||
#include "t4qds.h" |
||||
|
||||
#define CONFIG_CMD_CACHE |
||||
#define CONFIG_CMD_CACHE_FLUSH |
||||
|
||||
#define CONFIG_ENV_IS_NOWHERE |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
|
||||
#define CONFIG_SYS_CLK_FREQ 100000000 |
||||
#define CONFIG_DDR_CLK_FREQ 133333333 |
||||
#define CONFIG_FSL_TBCLK_EXTRA_DIV 100 |
||||
|
||||
|
||||
/*
|
||||
* DDR Setup |
||||
*/ |
||||
#define CONFIG_SYS_SPD_BUS_NUM 1 |
||||
#define SPD_EEPROM_ADDRESS1 0x51 |
||||
#define SPD_EEPROM_ADDRESS2 0x52 |
||||
#define SPD_EEPROM_ADDRESS3 0x53 |
||||
#define SPD_EEPROM_ADDRESS4 0x54 |
||||
#define SPD_EEPROM_ADDRESS5 0x55 |
||||
#define SPD_EEPROM_ADDRESS6 0x56 |
||||
#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ |
||||
#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
||||
|
||||
/*
|
||||
* IFC Definitions |
||||
*/ |
||||
#define CONFIG_SYS_NOR0_CSPR_EXT (0xf) |
||||
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
||||
/* NOR Flash Timing Params */ |
||||
#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ |
||||
+ 0x8000000) | \
|
||||
CSPR_PORT_SIZE_32 | \
|
||||
CSPR_MSEL_NOR | \
|
||||
CSPR_V) |
||||
#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(0) |
||||
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \ |
||||
FTIM0_NOR_TEADC(0x1) | \
|
||||
FTIM0_NOR_TEAHC(0x1)) |
||||
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \ |
||||
FTIM1_NOR_TRAD_NOR(0x1)) |
||||
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \ |
||||
FTIM2_NOR_TCH(0x0) | \
|
||||
FTIM2_NOR_TWP(0x1)) |
||||
#define CONFIG_SYS_NOR_FTIM3 0x04000000 |
||||
#define CONFIG_SYS_IFC_CCR 0x01000000 |
||||
|
||||
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT |
||||
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR |
||||
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
||||
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
||||
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
||||
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
||||
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
||||
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
||||
|
||||
|
||||
/* I2C */ |
||||
#define CONFIG_SYS_FSL_I2C_SPEED 4000000 /* faster speed for emulator */ |
||||
#define CONFIG_SYS_FSL_I2C2_SPEED 4000000 |
||||
|
||||
/* Qman/Bman */ |
||||
#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ |
||||
#define CONFIG_SYS_BMAN_NUM_PORTALS 50 |
||||
#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
||||
#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
||||
#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 |
||||
#define CONFIG_SYS_QMAN_NUM_PORTALS 50 |
||||
#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 |
||||
#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
||||
#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 |
||||
|
||||
#define CONFIG_SYS_DPAA_FMAN |
||||
#define CONFIG_SYS_DPAA_PME |
||||
#define CONFIG_SYS_PMAN |
||||
#define CONFIG_SYS_DPAA_DCE |
||||
#define CONFIG_SYS_DPAA_RMAN |
||||
#define CONFIG_SYS_INTERLAKEN |
||||
|
||||
#define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
||||
#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000 |
||||
#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
||||
#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
||||
|
||||
|
||||
|
||||
#define CONFIG_BOOTDELAY 0 |
||||
|
||||
/*
|
||||
* T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be |
||||
* 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way |
||||
* interleaving. It can be cacheline, page, bank, superbank. |
||||
* See doc/README.fsl-ddr for details. |
||||
*/ |
||||
#ifdef CONFIG_PPC_T4240 |
||||
#define CTRL_INTLV_PREFERED 3way_4KB |
||||
#else |
||||
#define CTRL_INTLV_PREFERED cacheline |
||||
#endif |
||||
|
||||
#define CONFIG_EXTRA_ENV_SETTINGS \ |
||||
"hwconfig=fsl_ddr:" \
|
||||
"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
|
||||
"bank_intlv=auto;" \
|
||||
"netdev=eth0\0" \
|
||||
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
|
||||
"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
|
||||
"consoledev=ttyS0\0" \
|
||||
"ramdiskaddr=2000000\0" \
|
||||
"ramdiskfile=t4240emu/ramdisk.uboot\0" \
|
||||
"fdtaddr=c00000\0" \
|
||||
"fdtfile=t4240emu/t4240emu.dtb\0" \
|
||||
"bdev=sda3\0" \
|
||||
"c=ffe\0" |
||||
|
||||
/*
|
||||
* For emulation this causes u-boot to jump to the start of the proof point |
||||
* app code automatically |
||||
*/ |
||||
#define CONFIG_PROOF_POINTS \ |
||||
"setenv bootargs root=/dev/$bdev rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs;" \
|
||||
"cpu 1 release 0x29000000 - - -;" \
|
||||
"cpu 2 release 0x29000000 - - -;" \
|
||||
"cpu 3 release 0x29000000 - - -;" \
|
||||
"cpu 4 release 0x29000000 - - -;" \
|
||||
"cpu 5 release 0x29000000 - - -;" \
|
||||
"cpu 6 release 0x29000000 - - -;" \
|
||||
"cpu 7 release 0x29000000 - - -;" \
|
||||
"go 0x29000000" |
||||
|
||||
#define CONFIG_HVBOOT \ |
||||
"setenv bootargs config-addr=0x60000000; " \
|
||||
"bootm 0x01000000 - 0x00f00000" |
||||
|
||||
#define CONFIG_LINUX \ |
||||
"errata;" \
|
||||
"setenv othbootargs ignore_loglevel;" \
|
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs;" \
|
||||
"setenv ramdiskaddr 0x02000000;" \
|
||||
"setenv fdtaddr 0x00c00000;" \
|
||||
"setenv loadaddr 0x1000000;" \
|
||||
"bootm $loadaddr $ramdiskaddr $fdtaddr" |
||||
|
||||
#define CONFIG_BOOTCOMMAND CONFIG_LINUX |
||||
|
||||
#endif /* __CONFIG_H */ |
@ -0,0 +1,619 @@ |
||||
/*
|
||||
* Copyright 2013 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
/*
|
||||
* QorIQ P1 Tower boards configuration file |
||||
*/ |
||||
#ifndef __CONFIG_H |
||||
#define __CONFIG_H |
||||
|
||||
#if defined(CONFIG_TWR_P1025) |
||||
#define CONFIG_BOARDNAME "TWR-P1025" |
||||
#define CONFIG_P1025 |
||||
#define CONFIG_PHY_ATHEROS |
||||
#define CONFIG_QE |
||||
#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Conversion of LBC addr */ |
||||
#define CONFIG_SYS_LBC_LCRR 0x80000002 /* LB clock ratio reg */ |
||||
#endif |
||||
|
||||
#ifdef CONFIG_SDCARD |
||||
#define CONFIG_RAMBOOT_SDCARD |
||||
#define CONFIG_SYS_RAMBOOT |
||||
#define CONFIG_SYS_EXTRA_ENV_RELOC |
||||
#define CONFIG_SYS_TEXT_BASE 0x11000000 |
||||
#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc |
||||
#endif |
||||
|
||||
#ifndef CONFIG_SYS_TEXT_BASE |
||||
#define CONFIG_SYS_TEXT_BASE 0xeff80000 |
||||
#endif |
||||
|
||||
#ifndef CONFIG_RESET_VECTOR_ADDRESS |
||||
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
||||
#endif |
||||
|
||||
#ifndef CONFIG_SYS_MONITOR_BASE |
||||
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
||||
#endif |
||||
|
||||
/* High Level Configuration Options */ |
||||
#define CONFIG_BOOKE |
||||
#define CONFIG_E500 |
||||
#define CONFIG_MPC85xx |
||||
|
||||
#define CONFIG_MP |
||||
|
||||
#define CONFIG_FSL_ELBC |
||||
#define CONFIG_PCI |
||||
#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ |
||||
#define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */ |
||||
#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
||||
#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
||||
#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
||||
#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
||||
|
||||
#define CONFIG_FSL_LAW |
||||
#define CONFIG_TSEC_ENET /* tsec ethernet support */ |
||||
#define CONFIG_ENV_OVERWRITE |
||||
|
||||
#define CONFIG_CMD_SATA |
||||
#define CONFIG_SATA_SIL3114 |
||||
#define CONFIG_SYS_SATA_MAX_DEVICE 2 |
||||
#define CONFIG_LIBATA |
||||
#define CONFIG_LBA48 |
||||
|
||||
#ifndef __ASSEMBLY__ |
||||
extern unsigned long get_board_sys_clk(unsigned long dummy); |
||||
#endif |
||||
#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for TWR-P1025 */ |
||||
|
||||
#define CONFIG_DDR_CLK_FREQ 66666666 |
||||
|
||||
#define CONFIG_HWCONFIG |
||||
/*
|
||||
* These can be toggled for performance analysis, otherwise use default. |
||||
*/ |
||||
#define CONFIG_L2_CACHE |
||||
#define CONFIG_BTB |
||||
|
||||
#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ |
||||
|
||||
#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
||||
#define CONFIG_SYS_MEMTEST_END 0x1fffffff |
||||
#define CONFIG_PANIC_HANG /* do not reset board on panic */ |
||||
|
||||
#define CONFIG_SYS_CCSRBAR 0xffe00000 |
||||
#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
||||
|
||||
/* DDR Setup */ |
||||
#define CONFIG_FSL_DDR3 |
||||
|
||||
#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M |
||||
#define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
||||
|
||||
#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19)) |
||||
#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
||||
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
||||
|
||||
#define CONFIG_NUM_DDR_CONTROLLERS 1 |
||||
#define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
||||
|
||||
/* Default settings for DDR3 */ |
||||
#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f |
||||
#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 |
||||
#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 |
||||
#define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 |
||||
#define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 |
||||
#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000 |
||||
|
||||
#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
||||
#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 |
||||
#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 |
||||
#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 |
||||
|
||||
#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 |
||||
#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655a608 |
||||
#define CONFIG_SYS_DDR_SR_CNTR 0x00000000 |
||||
#define CONFIG_SYS_DDR_RCW_1 0x00000000 |
||||
#define CONFIG_SYS_DDR_RCW_2 0x00000000 |
||||
#define CONFIG_SYS_DDR_CONTROL 0xc70c0000 /* Type = DDR3 */ |
||||
#define CONFIG_SYS_DDR_CONTROL_2 0x04401050 |
||||
#define CONFIG_SYS_DDR_TIMING_4 0x00220001 |
||||
#define CONFIG_SYS_DDR_TIMING_5 0x03402400 |
||||
|
||||
#define CONFIG_SYS_DDR_TIMING_3 0x00020000 |
||||
#define CONFIG_SYS_DDR_TIMING_0 0x00220004 |
||||
#define CONFIG_SYS_DDR_TIMING_1 0x5c5b6544 |
||||
#define CONFIG_SYS_DDR_TIMING_2 0x0fa880de |
||||
#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000 |
||||
#define CONFIG_SYS_DDR_MODE_1 0x80461320 |
||||
#define CONFIG_SYS_DDR_MODE_2 0x00008000 |
||||
#define CONFIG_SYS_DDR_INTERVAL 0x09480000 |
||||
|
||||
/*
|
||||
* Memory map |
||||
* |
||||
* 0x0000_0000 0x1fff_ffff DDR Up to 512MB cacheable |
||||
* 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3) |
||||
* 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable |
||||
* |
||||
* Localbus |
||||
* 0xe000_0000 0xe002_0000 SSD1289 128K non-cacheable |
||||
* 0xec00_0000 0xefff_ffff FLASH Up to 64M non-cacheable |
||||
* |
||||
* 0xff90_0000 0xff97_ffff L2 SRAM Up to 512K cacheable |
||||
* 0xffd0_0000 0xffd0_3fff init ram 16K Cacheable |
||||
* 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable |
||||
*/ |
||||
|
||||
/*
|
||||
* Local Bus Definitions |
||||
*/ |
||||
#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ |
||||
#define CONFIG_SYS_FLASH_BASE 0xec000000 |
||||
|
||||
#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
||||
|
||||
#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \ |
||||
| BR_PS_16 | BR_V) |
||||
|
||||
#define CONFIG_FLASH_OR_PRELIM 0xfc0000b1 |
||||
|
||||
#define CONFIG_SYS_SSD_BASE 0xe0000000 |
||||
#define CONFIG_SYS_SSD_BASE_PHYS CONFIG_SYS_SSD_BASE |
||||
#define CONFIG_SSD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \ |
||||
BR_PS_16 | BR_V) |
||||
#define CONFIG_SSD_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \ |
||||
OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
|
||||
OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) |
||||
|
||||
#define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM |
||||
#define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM |
||||
|
||||
#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
||||
#define CONFIG_SYS_FLASH_QUIET_TEST |
||||
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
||||
|
||||
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
||||
|
||||
#undef CONFIG_SYS_FLASH_CHECKSUM |
||||
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
||||
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
||||
|
||||
#define CONFIG_FLASH_CFI_DRIVER |
||||
#define CONFIG_SYS_FLASH_CFI |
||||
#define CONFIG_SYS_FLASH_EMPTY_INFO |
||||
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
||||
|
||||
#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ |
||||
|
||||
#define CONFIG_SYS_INIT_RAM_LOCK |
||||
#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 |
||||
/* Initial L1 address */ |
||||
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR |
||||
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
||||
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS |
||||
/* Size of used area in RAM */ |
||||
#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
||||
|
||||
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
||||
GENERATED_GBL_DATA_SIZE) |
||||
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
||||
|
||||
#define CONFIG_SYS_MONITOR_LEN (512 * 1024)/* Reserve 512 kB for Mon */ |
||||
#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */ |
||||
|
||||
#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ |
||||
#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ |
||||
|
||||
/* Serial Port
|
||||
* open - index 2 |
||||
* shorted - index 1 |
||||
*/ |
||||
#define CONFIG_CONS_INDEX 1 |
||||
#undef CONFIG_SERIAL_SOFTWARE_FIFO |
||||
#define CONFIG_SYS_NS16550 |
||||
#define CONFIG_SYS_NS16550_SERIAL |
||||
#define CONFIG_SYS_NS16550_REG_SIZE 1 |
||||
#define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
||||
|
||||
#define CONFIG_SYS_BAUDRATE_TABLE \ |
||||
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
||||
|
||||
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
||||
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
||||
|
||||
/* Use the HUSH parser */ |
||||
#define CONFIG_SYS_HUSH_PARSER |
||||
#ifdef CONFIG_SYS_HUSH_PARSER |
||||
#define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
||||
#endif |
||||
|
||||
/*
|
||||
* Pass open firmware flat tree |
||||
*/ |
||||
#define CONFIG_OF_LIBFDT |
||||
#define CONFIG_OF_BOARD_SETUP |
||||
#define CONFIG_OF_STDOUT_VIA_ALIAS |
||||
|
||||
#define CONFIG_SYS_64BIT_VSPRINTF |
||||
#define CONFIG_SYS_64BIT_STRTOUL |
||||
|
||||
/* new uImage format support */ |
||||
#define CONFIG_FIT |
||||
#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ |
||||
|
||||
/* I2C */ |
||||
#define CONFIG_SYS_I2C |
||||
#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ |
||||
#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C spd and slave address */ |
||||
#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
||||
#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
||||
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 |
||||
|
||||
/*
|
||||
* I2C2 EEPROM |
||||
*/ |
||||
#define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C spd and slave address */ |
||||
#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
||||
#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
||||
|
||||
#define CONFIG_SYS_I2C_PCA9555_ADDR 0x23 |
||||
|
||||
/* enable read and write access to EEPROM */ |
||||
#define CONFIG_CMD_EEPROM |
||||
#define CONFIG_SYS_I2C_MULTI_EEPROMS |
||||
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
||||
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
||||
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
||||
|
||||
/*
|
||||
* eSPI - Enhanced SPI |
||||
*/ |
||||
#define CONFIG_HARD_SPI |
||||
#define CONFIG_FSL_ESPI |
||||
|
||||
#if defined(CONFIG_PCI) |
||||
/*
|
||||
* General PCI |
||||
* Memory space is mapped 1-1, but I/O space must start from 0. |
||||
*/ |
||||
|
||||
/* controller 2, direct to uli, tgtid 2, Base address 9000 */ |
||||
#define CONFIG_SYS_PCIE2_NAME "TWR-ELEV PCIe SLOT" |
||||
#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
||||
#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 |
||||
#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 |
||||
#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
||||
#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 |
||||
#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
||||
#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 |
||||
#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
||||
|
||||
/* controller 1, tgtid 1, Base address a000 */ |
||||
#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT" |
||||
#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
||||
#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
||||
#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 |
||||
#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
||||
#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
||||
#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
||||
#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 |
||||
#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
||||
|
||||
#define CONFIG_NET_MULTI |
||||
#define CONFIG_PCI_PNP /* do pci plug-and-play */ |
||||
#define CONFIG_E1000 /* Defind e1000 pci Ethernet card*/ |
||||
#define CONFIG_CMD_PCI |
||||
#define CONFIG_CMD_NET |
||||
|
||||
#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
||||
#define CONFIG_DOS_PARTITION |
||||
#endif /* CONFIG_PCI */ |
||||
|
||||
#if defined(CONFIG_TSEC_ENET) |
||||
|
||||
#ifndef CONFIG_NET_MULTI |
||||
#define CONFIG_NET_MULTI |
||||
#endif |
||||
|
||||
#define CONFIG_MII /* MII PHY management */ |
||||
#define CONFIG_TSEC1 |
||||
#define CONFIG_TSEC1_NAME "eTSEC1" |
||||
#undef CONFIG_TSEC2 |
||||
#undef CONFIG_TSEC2_NAME |
||||
#define CONFIG_TSEC3 |
||||
#define CONFIG_TSEC3_NAME "eTSEC3" |
||||
|
||||
#define TSEC1_PHY_ADDR 2 |
||||
#define TSEC2_PHY_ADDR 0 |
||||
#define TSEC3_PHY_ADDR 1 |
||||
|
||||
#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
||||
#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
||||
#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
||||
|
||||
#define TSEC1_PHYIDX 0 |
||||
#define TSEC2_PHYIDX 0 |
||||
#define TSEC3_PHYIDX 0 |
||||
|
||||
#define CONFIG_ETHPRIME "eTSEC1" |
||||
|
||||
#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
||||
|
||||
#define CONFIG_HAS_ETH0 |
||||
#define CONFIG_HAS_ETH1 |
||||
#undef CONFIG_HAS_ETH2 |
||||
#endif /* CONFIG_TSEC_ENET */ |
||||
|
||||
#ifdef CONFIG_QE |
||||
/* QE microcode/firmware address */ |
||||
#define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
||||
#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xefec0000 |
||||
#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
||||
#endif /* CONFIG_QE */ |
||||
|
||||
#ifdef CONFIG_TWR_P1025 |
||||
/*
|
||||
* QE UEC ethernet configuration |
||||
*/ |
||||
#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) |
||||
|
||||
#undef CONFIG_UEC_ETH |
||||
#define CONFIG_PHY_MODE_NEED_CHANGE |
||||
|
||||
#define CONFIG_UEC_ETH1 /* ETH1 */ |
||||
#define CONFIG_HAS_ETH0 |
||||
|
||||
#ifdef CONFIG_UEC_ETH1 |
||||
#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
||||
#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */ |
||||
#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */ |
||||
#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH |
||||
#define CONFIG_SYS_UEC1_PHY_ADDR 0x18 /* 0x18 for MII */ |
||||
#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII |
||||
#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 |
||||
#endif /* CONFIG_UEC_ETH1 */ |
||||
|
||||
#define CONFIG_UEC_ETH5 /* ETH5 */ |
||||
#define CONFIG_HAS_ETH1 |
||||
|
||||
#ifdef CONFIG_UEC_ETH5 |
||||
#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */ |
||||
#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE |
||||
#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */ |
||||
#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH |
||||
#define CONFIG_SYS_UEC5_PHY_ADDR 0x19 /* 0x19 for RMII */ |
||||
#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII |
||||
#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100 |
||||
#endif /* CONFIG_UEC_ETH5 */ |
||||
#endif /* CONFIG_TWR-P1025 */ |
||||
|
||||
/*
|
||||
* Environment |
||||
*/ |
||||
#ifdef CONFIG_SYS_RAMBOOT |
||||
#ifdef CONFIG_RAMBOOT_SDCARD |
||||
#define CONFIG_ENV_IS_IN_MMC |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
#define CONFIG_SYS_MMC_ENV_DEV 0 |
||||
#else |
||||
#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ |
||||
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
#endif |
||||
#else |
||||
#define CONFIG_ENV_IS_IN_FLASH |
||||
#if CONFIG_SYS_MONITOR_BASE > 0xfff80000 |
||||
#define CONFIG_ENV_ADDR 0xfff80000 |
||||
#else |
||||
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
||||
#endif |
||||
#define CONFIG_ENV_SIZE 0x2000 |
||||
#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ |
||||
#endif |
||||
|
||||
#define CONFIG_LOADS_ECHO /* echo on for serial download */ |
||||
#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
||||
|
||||
/*
|
||||
* Command line configuration. |
||||
*/ |
||||
#include <config_cmd_default.h> |
||||
|
||||
#define CONFIG_CMD_IRQ |
||||
#define CONFIG_CMD_PING |
||||
#define CONFIG_CMD_I2C |
||||
#define CONFIG_CMD_MII |
||||
#define CONFIG_CMD_ELF |
||||
#define CONFIG_CMD_SETEXPR |
||||
#define CONFIG_CMD_REGINFO |
||||
|
||||
/*
|
||||
* USB |
||||
*/ |
||||
#define CONFIG_HAS_FSL_DR_USB |
||||
|
||||
#if defined(CONFIG_HAS_FSL_DR_USB) |
||||
#define CONFIG_USB_EHCI |
||||
|
||||
#ifdef CONFIG_USB_EHCI |
||||
#define CONFIG_CMD_USB |
||||
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
||||
#define CONFIG_USB_EHCI_FSL |
||||
#define CONFIG_USB_STORAGE |
||||
#endif |
||||
#endif |
||||
|
||||
#define CONFIG_MMC |
||||
|
||||
#ifdef CONFIG_MMC |
||||
#define CONFIG_FSL_ESDHC |
||||
#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
||||
#define CONFIG_CMD_MMC |
||||
#define CONFIG_GENERIC_MMC |
||||
#endif |
||||
|
||||
#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \ |
||||
|| defined(CONFIG_FSL_SATA) |
||||
#define CONFIG_CMD_EXT2 |
||||
#define CONFIG_CMD_FAT |
||||
#define CONFIG_DOS_PARTITION |
||||
#endif |
||||
|
||||
#undef CONFIG_WATCHDOG /* watchdog disabled */ |
||||
|
||||
/*
|
||||
* Miscellaneous configurable options |
||||
*/ |
||||
#define CONFIG_SYS_LONGHELP /* undef to save memory */ |
||||
#define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
||||
#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
||||
#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
||||
#if defined(CONFIG_CMD_KGDB) |
||||
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
||||
#else |
||||
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
||||
#endif |
||||
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
||||
/* Print Buffer Size */ |
||||
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
||||
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ |
||||
#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */ |
||||
|
||||
/*
|
||||
* For booting Linux, the board info and command line data |
||||
* have to be in the first 64 MB of memory, since this is |
||||
* the maximum mapped by the Linux kernel during initialization. |
||||
*/ |
||||
#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/ |
||||
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
||||
|
||||
/*
|
||||
* Environment Configuration |
||||
*/ |
||||
#define CONFIG_HOSTNAME unknown |
||||
#define CONFIG_ROOTPATH "/opt/nfsroot" |
||||
#define CONFIG_BOOTFILE "uImage" |
||||
#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
||||
|
||||
/* default location for tftp and bootm */ |
||||
#define CONFIG_LOADADDR 1000000 |
||||
|
||||
#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ |
||||
#define CONFIG_BOOTARGS /* the boot command will set bootargs */ |
||||
|
||||
#define CONFIG_BAUDRATE 115200 |
||||
|
||||
#define CONFIG_EXTRA_ENV_SETTINGS \ |
||||
"netdev=eth0\0" \
|
||||
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
|
||||
"loadaddr=1000000\0" \
|
||||
"bootfile=uImage\0" \
|
||||
"dtbfile=twr-p1025twr.dtb\0" \
|
||||
"ramdiskfile=rootfs.ext2.gz.uboot\0" \
|
||||
"qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0" \
|
||||
"tftpflash=tftpboot $loadaddr $uboot; " \
|
||||
"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
|
||||
"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
|
||||
"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
|
||||
"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
|
||||
"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
|
||||
"kernelflash=tftpboot $loadaddr $bootfile; " \
|
||||
"protect off 0xefa80000 +$filesize; " \
|
||||
"erase 0xefa80000 +$filesize; " \
|
||||
"cp.b $loadaddr 0xefa80000 $filesize; " \
|
||||
"protect on 0xefa80000 +$filesize; " \
|
||||
"cmp.b $loadaddr 0xefa80000 $filesize\0" \
|
||||
"dtbflash=tftpboot $loadaddr $dtbfile; " \
|
||||
"protect off 0xefe80000 +$filesize; " \
|
||||
"erase 0xefe80000 +$filesize; " \
|
||||
"cp.b $loadaddr 0xefe80000 $filesize; " \
|
||||
"protect on 0xefe80000 +$filesize; " \
|
||||
"cmp.b $loadaddr 0xefe80000 $filesize\0" \
|
||||
"ramdiskflash=tftpboot $loadaddr $ramdiskfile; " \
|
||||
"protect off 0xeeb80000 +$filesize; " \
|
||||
"erase 0xeeb80000 +$filesize; " \
|
||||
"cp.b $loadaddr 0xeeb80000 $filesize; " \
|
||||
"protect on 0xeeb80000 +$filesize; " \
|
||||
"cmp.b $loadaddr 0xeeb80000 $filesize\0" \
|
||||
"qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; " \
|
||||
"protect off 0xefec0000 +$filesize; " \
|
||||
"erase 0xefec0000 +$filesize; " \
|
||||
"cp.b $loadaddr 0xefec0000 $filesize; " \
|
||||
"protect on 0xefec0000 +$filesize; " \
|
||||
"cmp.b $loadaddr 0xefec0000 $filesize\0" \
|
||||
"consoledev=ttyS0\0" \
|
||||
"ramdiskaddr=2000000\0" \
|
||||
"ramdiskfile=rootfs.ext2.gz.uboot\0" \
|
||||
"fdtaddr=c00000\0" \
|
||||
"bdev=sda1\0" \
|
||||
"norbootaddr=ef080000\0" \
|
||||
"norfdtaddr=ef040000\0" \
|
||||
"ramdisk_size=120000\0" \
|
||||
"usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
|
||||
"console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000" |
||||
|
||||
#define CONFIG_NFSBOOTCOMMAND \ |
||||
"setenv bootargs root=/dev/nfs rw " \
|
||||
"nfsroot=$serverip:$rootpath " \
|
||||
"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
|
||||
"console=$consoledev,$baudrate $othbootargs;" \
|
||||
"tftp $loadaddr $bootfile&&" \
|
||||
"tftp $fdtaddr $fdtfile&&" \
|
||||
"bootm $loadaddr - $fdtaddr" |
||||
|
||||
#define CONFIG_HDBOOT \ |
||||
"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
|
||||
"console=$consoledev,$baudrate $othbootargs;" \
|
||||
"usb start;" \
|
||||
"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
|
||||
"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
|
||||
"bootm $loadaddr - $fdtaddr" |
||||
|
||||
#define CONFIG_USB_FAT_BOOT \ |
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs " \
|
||||
"ramdisk_size=$ramdisk_size;" \
|
||||
"usb start;" \
|
||||
"fatload usb 0:2 $loadaddr $bootfile;" \
|
||||
"fatload usb 0:2 $fdtaddr $fdtfile;" \
|
||||
"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
|
||||
"bootm $loadaddr $ramdiskaddr $fdtaddr" |
||||
|
||||
#define CONFIG_USB_EXT2_BOOT \ |
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs " \
|
||||
"ramdisk_size=$ramdisk_size;" \
|
||||
"usb start;" \
|
||||
"ext2load usb 0:4 $loadaddr $bootfile;" \
|
||||
"ext2load usb 0:4 $fdtaddr $fdtfile;" \
|
||||
"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
|
||||
"bootm $loadaddr $ramdiskaddr $fdtaddr" |
||||
|
||||
#define CONFIG_NORBOOT \ |
||||
"setenv bootargs root=/dev/mtdblock3 rw " \
|
||||
"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
|
||||
"bootm $norbootaddr - $norfdtaddr" |
||||
|
||||
#define CONFIG_RAMBOOTCOMMAND_TFTP \ |
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs " \
|
||||
"ramdisk_size=$ramdisk_size;" \
|
||||
"tftp $ramdiskaddr $ramdiskfile;" \
|
||||
"tftp $loadaddr $bootfile;" \
|
||||
"tftp $fdtaddr $fdtfile;" \
|
||||
"bootm $loadaddr $ramdiskaddr $fdtaddr" |
||||
|
||||
#define CONFIG_RAMBOOTCOMMAND \ |
||||
"setenv bootargs root=/dev/ram rw " \
|
||||
"console=$consoledev,$baudrate $othbootargs " \
|
||||
"ramdisk_size=$ramdisk_size;" \
|
||||
"bootm 0xefa80000 0xeeb80000 0xefe80000" |
||||
|
||||
#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND |
||||
|
||||
#endif /* __CONFIG_H */ |
Loading…
Reference in new issue