In order to set own exception handlers, a table with the exception vectors must be built in DRAM and the CPU EBase register must be set to the base address of this table. Reserve the space above the stack and use gd->irq_sp as storage for the exception base address. Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@gmail.com>master
parent
67588bdade
commit
bd60252811
@ -0,0 +1,19 @@ |
||||
/*
|
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
|
||||
DECLARE_GLOBAL_DATA_PTR; |
||||
|
||||
int arch_reserve_stacks(void) |
||||
{ |
||||
/* reserve space for exception vector table */ |
||||
gd->start_addr_sp -= 0x500; |
||||
gd->start_addr_sp &= ~0xFFF; |
||||
gd->irq_sp = gd->start_addr_sp; |
||||
debug("Reserving %d Bytes for exception vector at: %08lx\n", |
||||
0x500, gd->start_addr_sp); |
||||
|
||||
return 0; |
||||
} |
Loading…
Reference in new issue