RK3128 is a SoC from Rockchip with quad-core Cortex-A7 CPU and mali400 GPU. Support Nand flash, eMMC, SD card, USB 2.0 host and device, HDMI/LVDS/MIPI display. Signed-off-by: Kever Yang <kever.yang@rock-chips.com> Acked-by: Philipp Tomsich <philipp.tomsich@theobroma-systems.com> Reviewed-by: Philipp Tomsich <philipp.tomsich@theobroma-systems.com>master
parent
bbd6e6d729
commit
daeed1dbb5
@ -0,0 +1,127 @@ |
||||
/*
|
||||
* (C) Copyright 2017 Rockchip Electronics Co., Ltd. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
#include <common.h> |
||||
#include <clk.h> |
||||
#include <dm.h> |
||||
#include <ram.h> |
||||
#include <syscon.h> |
||||
#include <asm/io.h> |
||||
#include <asm/arch/clock.h> |
||||
#include <asm/arch/periph.h> |
||||
#include <asm/arch/grf_rk3128.h> |
||||
#include <asm/arch/boot_mode.h> |
||||
#include <asm/arch/timer.h> |
||||
#include <power/regulator.h> |
||||
|
||||
DECLARE_GLOBAL_DATA_PTR; |
||||
|
||||
__weak int rk_board_late_init(void) |
||||
{ |
||||
return 0; |
||||
} |
||||
|
||||
int board_late_init(void) |
||||
{ |
||||
setup_boot_mode(); |
||||
|
||||
return rk_board_late_init(); |
||||
} |
||||
|
||||
int board_init(void) |
||||
{ |
||||
int ret = 0; |
||||
|
||||
rockchip_timer_init(); |
||||
|
||||
ret = regulators_enable_boot_on(false); |
||||
if (ret) { |
||||
debug("%s: Cannot enable boot on regulator\n", __func__); |
||||
return ret; |
||||
} |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
int dram_init_banksize(void) |
||||
{ |
||||
gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
||||
gd->bd->bi_dram[0].size = 0x8400000; |
||||
/* Reserve 0xe00000(14MB) for OPTEE with TA enabled, otherwise 2MB */ |
||||
gd->bd->bi_dram[1].start = CONFIG_SYS_SDRAM_BASE |
||||
+ gd->bd->bi_dram[0].size + 0xe00000; |
||||
gd->bd->bi_dram[1].size = gd->bd->bi_dram[0].start |
||||
+ gd->ram_size - gd->bd->bi_dram[1].start; |
||||
|
||||
return 0; |
||||
} |
||||
|
||||
#ifndef CONFIG_SYS_DCACHE_OFF |
||||
void enable_caches(void) |
||||
{ |
||||
/* Enable D-cache. I-cache is already enabled in start.S */ |
||||
dcache_enable(); |
||||
} |
||||
#endif |
||||
|
||||
#if defined(CONFIG_USB_GADGET) && defined(CONFIG_USB_GADGET_DWC2_OTG) |
||||
#include <usb.h> |
||||
#include <usb/dwc2_udc.h> |
||||
|
||||
static struct dwc2_plat_otg_data rk3128_otg_data = { |
||||
.rx_fifo_sz = 512, |
||||
.np_tx_fifo_sz = 16, |
||||
.tx_fifo_sz = 128, |
||||
}; |
||||
|
||||
int board_usb_init(int index, enum usb_init_type init) |
||||
{ |
||||
int node; |
||||
const char *mode; |
||||
bool matched = false; |
||||
const void *blob = gd->fdt_blob; |
||||
|
||||
/* find the usb_otg node */ |
||||
node = fdt_node_offset_by_compatible(blob, -1, |
||||
"rockchip,rk3128-usb"); |
||||
|
||||
while (node > 0) { |
||||
mode = fdt_getprop(blob, node, "dr_mode", NULL); |
||||
if (mode && strcmp(mode, "otg") == 0) { |
||||
matched = true; |
||||
break; |
||||
} |
||||
|
||||
node = fdt_node_offset_by_compatible(blob, node, |
||||
"rockchip,rk3128-usb"); |
||||
} |
||||
if (!matched) { |
||||
debug("Not found usb_otg device\n"); |
||||
return -ENODEV; |
||||
} |
||||
rk3128_otg_data.regs_otg = fdtdec_get_addr(blob, node, "reg"); |
||||
|
||||
return dwc2_udc_probe(&rk3128_otg_data); |
||||
} |
||||
|
||||
int board_usb_cleanup(int index, enum usb_init_type init) |
||||
{ |
||||
return 0; |
||||
} |
||||
#endif |
||||
|
||||
#if defined(CONFIG_USB_FUNCTION_FASTBOOT) |
||||
int fb_set_reboot_flag(void) |
||||
{ |
||||
struct rk3128_grf *grf; |
||||
|
||||
printf("Setting reboot to fastboot flag ...\n"); |
||||
grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); |
||||
/* Set boot mode to fastboot */ |
||||
writel(BOOT_FASTBOOT, &grf->os_reg[0]); |
||||
|
||||
return 0; |
||||
} |
||||
#endif |
@ -0,0 +1,8 @@ |
||||
#
|
||||
# (C) Copyright 2017 Rockchip Electronics Co., Ltd
|
||||
#
|
||||
# SPDX-License-Identifier: GPL-2.0+
|
||||
#
|
||||
|
||||
obj-y += rk3128.o
|
||||
obj-y += syscon_rk3128.o
|
@ -0,0 +1,12 @@ |
||||
/*
|
||||
* Copyright (c) 2017 Rockchip Electronics Co., Ltd |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
int arch_cpu_init(void) |
||||
{ |
||||
/* We do some SoC one time setting here. */ |
||||
|
||||
return 0; |
||||
} |
@ -0,0 +1,21 @@ |
||||
/*
|
||||
* (C) Copyright 2017 Rockchip Electronics Co., Ltd |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <common.h> |
||||
#include <dm.h> |
||||
#include <syscon.h> |
||||
#include <asm/arch/clock.h> |
||||
|
||||
static const struct udevice_id rk3128_syscon_ids[] = { |
||||
{ .compatible = "rockchip,rk3128-grf", .data = ROCKCHIP_SYSCON_GRF }, |
||||
{ } |
||||
}; |
||||
|
||||
U_BOOT_DRIVER(syscon_rk3128) = { |
||||
.name = "rk3128_syscon", |
||||
.id = UCLASS_SYSCON, |
||||
.of_match = rk3128_syscon_ids, |
||||
}; |
@ -0,0 +1,70 @@ |
||||
/*
|
||||
* (C) Copyright 2017 Rockchip Electronics Co., Ltd |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __CONFIG_RK3128_COMMON_H |
||||
#define __CONFIG_RK3128_COMMON_H |
||||
|
||||
#include "rockchip-common.h" |
||||
|
||||
#define CONFIG_SYS_MAXARGS 16 |
||||
#define CONFIG_BAUDRATE 115200 |
||||
#define CONFIG_SYS_MALLOC_LEN (32 << 20) |
||||
#define CONFIG_SYS_CBSIZE 1024 |
||||
#define CONFIG_SKIP_LOWLEVEL_INIT |
||||
|
||||
#define CONFIG_SYS_TIMER_RATE (24 * 1000 * 1000) |
||||
#define CONFIG_SYS_TIMER_BASE 0x200440a0 /* TIMER5 */ |
||||
#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMER_BASE + 8) |
||||
|
||||
#define CONFIG_SYS_NS16550_MEM32 |
||||
|
||||
#define CONFIG_SYS_TEXT_BASE 0x60000000 |
||||
#define CONFIG_SYS_INIT_SP_ADDR 0x60100000 |
||||
#define CONFIG_SYS_LOAD_ADDR 0x60800800 |
||||
|
||||
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* 64M */ |
||||
|
||||
/* MMC/SD IP block */ |
||||
#define CONFIG_BOUNCE_BUFFER |
||||
|
||||
#define CONFIG_SUPPORT_VFAT |
||||
#define CONFIG_FS_EXT4 |
||||
|
||||
/* RAW SD card / eMMC locations. */ |
||||
#define CONFIG_SYS_SPI_U_BOOT_OFFS (128 << 10) |
||||
|
||||
#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 |
||||
#define CONFIG_SYS_SDRAM_BASE 0x60000000 |
||||
#define CONFIG_NR_DRAM_BANKS 2 |
||||
#define SDRAM_MAX_SIZE 0x80000000 |
||||
|
||||
#define CONFIG_SPI_FLASH |
||||
#define CONFIG_SPI |
||||
#define CONFIG_SF_DEFAULT_SPEED 20000000 |
||||
#define CONFIG_USB_OHCI_NEW |
||||
#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 |
||||
|
||||
#ifndef CONFIG_SPL_BUILD |
||||
|
||||
/* usb mass storage */ |
||||
#define CONFIG_USB_FUNCTION_MASS_STORAGE |
||||
|
||||
#define ENV_MEM_LAYOUT_SETTINGS \ |
||||
"scriptaddr=0x60500000\0" \
|
||||
"pxefile_addr_r=0x60600000\0" \
|
||||
"fdt_addr_r=0x61f00000\0" \
|
||||
"kernel_addr_r=0x62000000\0" \
|
||||
"ramdisk_addr_r=0x64000000\0" |
||||
|
||||
#include <config_distro_bootcmd.h> |
||||
#define CONFIG_EXTRA_ENV_SETTINGS \ |
||||
ENV_MEM_LAYOUT_SETTINGS \
|
||||
"partitions=" PARTS_DEFAULT \
|
||||
BOOTENV |
||||
|
||||
#endif |
||||
|
||||
#endif |
Loading…
Reference in new issue