Signed-off-by: Hou Zhiqiang <B48286@freescale.com> Signed-off-by: Shaohui Xie <Shaohui.Xie@freescale.com> Signed-off-by: Mingkai Hu <Mingkai.Hu@freescale.com> Signed-off-by: Gong Qianyu <Qianyu.Gong@freescale.com> Reviewed-by: York Sun <yorksun@freescale.com>master
parent
3ad4472923
commit
e82973414d
@ -0,0 +1,77 @@ |
||||
/*
|
||||
* Copyright 2015 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
#include <common.h> |
||||
#include <asm/io.h> |
||||
#include <netdev.h> |
||||
#include <fm_eth.h> |
||||
#include <fsl_dtsec.h> |
||||
#include <fsl_mdio.h> |
||||
#include <malloc.h> |
||||
|
||||
#include "../common/fman.h" |
||||
|
||||
int board_eth_init(bd_t *bis) |
||||
{ |
||||
#ifdef CONFIG_FMAN_ENET |
||||
int i; |
||||
struct memac_mdio_info dtsec_mdio_info; |
||||
struct memac_mdio_info tgec_mdio_info; |
||||
struct mii_dev *dev; |
||||
u32 srds_s1; |
||||
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR); |
||||
|
||||
srds_s1 = in_be32(&gur->rcwsr[4]) & |
||||
FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK; |
||||
srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT; |
||||
|
||||
dtsec_mdio_info.regs = |
||||
(struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR; |
||||
|
||||
dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME; |
||||
|
||||
/* Register the 1G MDIO bus */ |
||||
fm_memac_mdio_init(bis, &dtsec_mdio_info); |
||||
|
||||
tgec_mdio_info.regs = |
||||
(struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR; |
||||
tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME; |
||||
|
||||
/* Register the 10G MDIO bus */ |
||||
fm_memac_mdio_init(bis, &tgec_mdio_info); |
||||
|
||||
/* Set the two on-board RGMII PHY address */ |
||||
fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR); |
||||
fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR); |
||||
|
||||
/* QSGMII on lane B, MAC 1/2/5/6 */ |
||||
fm_info_set_phy_address(FM1_DTSEC1, QSGMII_PORT1_PHY_ADDR); |
||||
fm_info_set_phy_address(FM1_DTSEC2, QSGMII_PORT2_PHY_ADDR); |
||||
fm_info_set_phy_address(FM1_DTSEC5, QSGMII_PORT3_PHY_ADDR); |
||||
fm_info_set_phy_address(FM1_DTSEC6, QSGMII_PORT4_PHY_ADDR); |
||||
|
||||
switch (srds_s1) { |
||||
case 0x1455: |
||||
break; |
||||
default: |
||||
printf("Invalid SerDes protocol 0x%x for LS1043ARDB\n", |
||||
srds_s1); |
||||
break; |
||||
} |
||||
|
||||
dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME); |
||||
for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) |
||||
fm_info_set_mdio(i, dev); |
||||
|
||||
/* XFI on lane A, MAC 9 */ |
||||
fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR); |
||||
dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME); |
||||
fm_info_set_mdio(FM1_10GEC1, dev); |
||||
|
||||
cpu_eth_init(bis); |
||||
#endif |
||||
|
||||
return pci_eth_init(bis); |
||||
} |
@ -0,0 +1,119 @@ |
||||
/*
|
||||
* Copyright 2015 Freescale Semiconductor, Inc. |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
#include <common.h> |
||||
#include <phy.h> |
||||
#include <fm_eth.h> |
||||
#include <asm/io.h> |
||||
#include <asm/arch/fsl_serdes.h> |
||||
|
||||
#define FSL_CHASSIS2_RCWSR13_EC1 0xe0000000 /* bits 416..418 */ |
||||
#define FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII 0x00000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC1_GPIO 0x20000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC1_FTM 0xa0000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC2 0x1c000000 /* bits 419..421 */ |
||||
#define FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII 0x00000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC2_GPIO 0x04000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC2_1588 0x08000000 |
||||
#define FSL_CHASSIS2_RCWSR13_EC2_FTM 0x14000000 |
||||
|
||||
u32 port_to_devdisr[] = { |
||||
[FM1_DTSEC1] = FSL_CHASSIS2_DEVDISR2_DTSEC1_1, |
||||
[FM1_DTSEC2] = FSL_CHASSIS2_DEVDISR2_DTSEC1_2, |
||||
[FM1_DTSEC3] = FSL_CHASSIS2_DEVDISR2_DTSEC1_3, |
||||
[FM1_DTSEC4] = FSL_CHASSIS2_DEVDISR2_DTSEC1_4, |
||||
[FM1_DTSEC5] = FSL_CHASSIS2_DEVDISR2_DTSEC1_5, |
||||
[FM1_DTSEC6] = FSL_CHASSIS2_DEVDISR2_DTSEC1_6, |
||||
[FM1_DTSEC9] = FSL_CHASSIS2_DEVDISR2_DTSEC1_9, |
||||
[FM1_DTSEC10] = FSL_CHASSIS2_DEVDISR2_DTSEC1_10, |
||||
[FM1_10GEC1] = FSL_CHASSIS2_DEVDISR2_10GEC1_1, |
||||
[FM1_10GEC2] = FSL_CHASSIS2_DEVDISR2_10GEC1_2, |
||||
[FM1_10GEC3] = FSL_CHASSIS2_DEVDISR2_10GEC1_3, |
||||
[FM1_10GEC4] = FSL_CHASSIS2_DEVDISR2_10GEC1_4, |
||||
}; |
||||
|
||||
static int is_device_disabled(enum fm_port port) |
||||
{ |
||||
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR); |
||||
u32 devdisr2 = in_be32(&gur->devdisr2); |
||||
|
||||
return port_to_devdisr[port] & devdisr2; |
||||
} |
||||
|
||||
void fman_disable_port(enum fm_port port) |
||||
{ |
||||
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR); |
||||
|
||||
setbits_be32(&gur->devdisr2, port_to_devdisr[port]); |
||||
} |
||||
|
||||
phy_interface_t fman_port_enet_if(enum fm_port port) |
||||
{ |
||||
struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR); |
||||
u32 rcwsr13 = in_be32(&gur->rcwsr[13]); |
||||
|
||||
if (is_device_disabled(port)) { |
||||
printf("%s:%d: port(%d) is disabled\n", __func__, |
||||
__LINE__, port); |
||||
return PHY_INTERFACE_MODE_NONE; |
||||
} |
||||
|
||||
if ((port == FM1_10GEC1) && (is_serdes_configured(XFI_FM1_MAC9))) |
||||
return PHY_INTERFACE_MODE_XGMII; |
||||
|
||||
if ((port == FM1_DTSEC9) && (is_serdes_configured(XFI_FM1_MAC9))) |
||||
return PHY_INTERFACE_MODE_NONE; |
||||
|
||||
if (port == FM1_DTSEC3) |
||||
if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC1) == |
||||
FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII) { |
||||
printf("%s:%d: port(FM1_DTSEC3) is OK\n", |
||||
__func__, __LINE__); |
||||
return PHY_INTERFACE_MODE_RGMII; |
||||
} |
||||
if (port == FM1_DTSEC4) |
||||
if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC2) == |
||||
FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII) { |
||||
printf("%s:%d: port(FM1_DTSEC4) is OK\n", |
||||
__func__, __LINE__); |
||||
return PHY_INTERFACE_MODE_RGMII; |
||||
} |
||||
|
||||
/* handle SGMII */ |
||||
switch (port) { |
||||
case FM1_DTSEC1: |
||||
case FM1_DTSEC2: |
||||
if ((port == FM1_DTSEC2) && |
||||
is_serdes_configured(SGMII_2500_FM1_DTSEC2)) |
||||
return PHY_INTERFACE_MODE_SGMII_2500; |
||||
case FM1_DTSEC5: |
||||
case FM1_DTSEC6: |
||||
case FM1_DTSEC9: |
||||
if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1)) |
||||
return PHY_INTERFACE_MODE_SGMII; |
||||
else if ((port == FM1_DTSEC9) && |
||||
is_serdes_configured(SGMII_2500_FM1_DTSEC9)) |
||||
return PHY_INTERFACE_MODE_SGMII_2500; |
||||
break; |
||||
default: |
||||
break; |
||||
} |
||||
|
||||
/* handle QSGMII */ |
||||
switch (port) { |
||||
case FM1_DTSEC1: |
||||
case FM1_DTSEC2: |
||||
case FM1_DTSEC5: |
||||
case FM1_DTSEC6: |
||||
/* only MAC 1,2,5,6 available for QSGMII */ |
||||
if (is_serdes_configured(QSGMII_FM1_A)) |
||||
return PHY_INTERFACE_MODE_QSGMII; |
||||
break; |
||||
default: |
||||
break; |
||||
} |
||||
|
||||
return PHY_INTERFACE_MODE_NONE; |
||||
} |
Loading…
Reference in new issue