Add the default RCW(SerDes 0x66_0x16) and PBI configure file for T2080QDS board, so we can use PBL tool to generate the ramboot image to support boot from NAND/SPI/SD. Signed-off-by: Shengzhou Liu <Shengzhou.Liu@freescale.com>master
parent
c4d0e81156
commit
f7f155e1e1
@ -0,0 +1,41 @@ |
||||
# |
||||
# Copyright 2013 Freescale Semiconductor, Inc. |
||||
# |
||||
# SPDX-License-Identifier: GPL-2.0+ |
||||
# |
||||
# Refer doc/README.pblimage for more details about how-to configure |
||||
# and create PBL boot image |
||||
# |
||||
|
||||
#PBI commands |
||||
#Initialize CPC1 |
||||
09010000 00200400 |
||||
09138000 00000000 |
||||
091380c0 00000100 |
||||
#512KB SRAM |
||||
09010100 00000000 |
||||
09010104 fff80009 |
||||
09010f00 08000000 |
||||
#enable CPC1 |
||||
09010000 80000000 |
||||
#Configure LAW for CPC1 |
||||
09000d00 00000000 |
||||
09000d04 fff80000 |
||||
09000d08 81000012 |
||||
#Initialize eSPI controller, default configuration is slow for eSPI to |
||||
#load data, this configuration comes from u-boot eSPI driver. |
||||
09110000 80000403 |
||||
09110020 2d170008 |
||||
09110024 00100008 |
||||
09110028 00100008 |
||||
0911002c 00100008 |
||||
#Errata for slowing down the MDC clock to make it <= 2.5 MHZ |
||||
094fc030 00008148 |
||||
094fd030 00008148 |
||||
#Configure alternate space |
||||
09000010 00000000 |
||||
09000014 ff000000 |
||||
09000018 81000000 |
||||
#Flush PBL data |
||||
09138000 00000000 |
||||
091380c0 00000000 |
@ -0,0 +1,8 @@ |
||||
#PBL preamble and RCW header |
||||
aa55aa55 010e0100 |
||||
#SerDes Protocol: 0x66_0x16 |
||||
#Core/DDR: 1533Mhz/2133MT/s |
||||
12100017 15000000 00000000 00000000 |
||||
66160002 00008400 e8104000 c1000000 |
||||
00000000 00000000 00000000 000307fc |
||||
00000000 00000000 00000000 00000004 |
Loading…
Reference in new issue