upstream u-boot with additional patches for our devices/boards:
https://lists.denx.de/pipermail/u-boot/2017-March/282789.html (AXP crashes) ;
Gbit ethernet patch for some LIME2 revisions ;
with SPI flash support
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
157 lines
5.7 KiB
157 lines
5.7 KiB
/*
|
|
* (C) Copyright 2007-2009 DENX Software Engineering
|
|
*
|
|
* See file CREDITS for list of people who contributed to this
|
|
* project.
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License as
|
|
* published by the Free Software Foundation; either version 2 of
|
|
* the License, or (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
* MA 02111-1307 USA
|
|
*
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <asm/io.h>
|
|
#include <asm/mpc512x.h>
|
|
|
|
/*
|
|
* MDDRC Config Runtime Settings
|
|
*/
|
|
ddr512x_config_t default_mddrc_config = {
|
|
.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG,
|
|
.ddr_time_config0 = CONFIG_SYS_MDDRC_TIME_CFG0,
|
|
.ddr_time_config1 = CONFIG_SYS_MDDRC_TIME_CFG1,
|
|
.ddr_time_config2 = CONFIG_SYS_MDDRC_TIME_CFG2,
|
|
};
|
|
|
|
u32 default_init_seq[] = {
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_PCHG_ALL,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_RFSH,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_RFSH,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_MICRON_INIT_DEV_OP,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_EM2,
|
|
CONFIG_SYS_DDRCMD_NOP,
|
|
CONFIG_SYS_DDRCMD_PCHG_ALL,
|
|
CONFIG_SYS_DDRCMD_EM2,
|
|
CONFIG_SYS_DDRCMD_EM3,
|
|
CONFIG_SYS_DDRCMD_EN_DLL,
|
|
CONFIG_SYS_MICRON_INIT_DEV_OP,
|
|
CONFIG_SYS_DDRCMD_PCHG_ALL,
|
|
CONFIG_SYS_DDRCMD_RFSH,
|
|
CONFIG_SYS_MICRON_INIT_DEV_OP,
|
|
CONFIG_SYS_DDRCMD_OCD_DEFAULT,
|
|
CONFIG_SYS_DDRCMD_PCHG_ALL,
|
|
CONFIG_SYS_DDRCMD_NOP
|
|
};
|
|
|
|
/*
|
|
* fixed sdram init:
|
|
* The board doesn't use memory modules that have serial presence
|
|
* detect or similar mechanism for discovery of the DRAM settings
|
|
*/
|
|
long int fixed_sdram(ddr512x_config_t *mddrc_config,
|
|
u32 *dram_init_seq, int seq_sz)
|
|
{
|
|
volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
|
u32 msize = CONFIG_SYS_MAX_RAM_SIZE;
|
|
u32 msize_log2 = __ilog2(msize);
|
|
u32 i;
|
|
|
|
/* take default settings and init sequence if necessary */
|
|
if (mddrc_config == NULL)
|
|
mddrc_config = &default_mddrc_config;
|
|
if (dram_init_seq == NULL) {
|
|
dram_init_seq = default_init_seq;
|
|
seq_sz = sizeof(default_init_seq)/sizeof(u32);
|
|
}
|
|
|
|
/* Initialize IO Control */
|
|
out_be32(&im->io_ctrl.io_control_mem, CONFIG_SYS_IOCTRL_MUX_DDR);
|
|
|
|
/* Initialize DDR Local Window */
|
|
out_be32(&im->sysconf.ddrlaw.bar, CONFIG_SYS_DDR_BASE & 0xFFFFF000);
|
|
out_be32(&im->sysconf.ddrlaw.ar, msize_log2 - 1);
|
|
sync_law(&im->sysconf.ddrlaw.ar);
|
|
|
|
/* DDR Enable */
|
|
out_be32(&im->mddrc.ddr_sys_config, MDDRC_SYS_CFG_EN);
|
|
|
|
/* Initialize DDR Priority Manager */
|
|
out_be32(&im->mddrc.prioman_config1, CONFIG_SYS_MDDRCGRP_PM_CFG1);
|
|
out_be32(&im->mddrc.prioman_config2, CONFIG_SYS_MDDRCGRP_PM_CFG2);
|
|
out_be32(&im->mddrc.hiprio_config, CONFIG_SYS_MDDRCGRP_HIPRIO_CFG);
|
|
out_be32(&im->mddrc.lut_table0_main_upper, CONFIG_SYS_MDDRCGRP_LUT0_MU);
|
|
out_be32(&im->mddrc.lut_table0_main_lower, CONFIG_SYS_MDDRCGRP_LUT0_ML);
|
|
out_be32(&im->mddrc.lut_table1_main_upper, CONFIG_SYS_MDDRCGRP_LUT1_MU);
|
|
out_be32(&im->mddrc.lut_table1_main_lower, CONFIG_SYS_MDDRCGRP_LUT1_ML);
|
|
out_be32(&im->mddrc.lut_table2_main_upper, CONFIG_SYS_MDDRCGRP_LUT2_MU);
|
|
out_be32(&im->mddrc.lut_table2_main_lower, CONFIG_SYS_MDDRCGRP_LUT2_ML);
|
|
out_be32(&im->mddrc.lut_table3_main_upper, CONFIG_SYS_MDDRCGRP_LUT3_MU);
|
|
out_be32(&im->mddrc.lut_table3_main_lower, CONFIG_SYS_MDDRCGRP_LUT3_ML);
|
|
out_be32(&im->mddrc.lut_table4_main_upper, CONFIG_SYS_MDDRCGRP_LUT4_MU);
|
|
out_be32(&im->mddrc.lut_table4_main_lower, CONFIG_SYS_MDDRCGRP_LUT4_ML);
|
|
out_be32(&im->mddrc.lut_table0_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT0_AU);
|
|
out_be32(&im->mddrc.lut_table0_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT0_AL);
|
|
out_be32(&im->mddrc.lut_table1_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT1_AU);
|
|
out_be32(&im->mddrc.lut_table1_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT1_AL);
|
|
out_be32(&im->mddrc.lut_table2_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT2_AU);
|
|
out_be32(&im->mddrc.lut_table2_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT2_AL);
|
|
out_be32(&im->mddrc.lut_table3_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT3_AU);
|
|
out_be32(&im->mddrc.lut_table3_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT3_AL);
|
|
out_be32(&im->mddrc.lut_table4_alternate_upper, CONFIG_SYS_MDDRCGRP_LUT4_AU);
|
|
out_be32(&im->mddrc.lut_table4_alternate_lower, CONFIG_SYS_MDDRCGRP_LUT4_AL);
|
|
|
|
/*
|
|
* Initialize MDDRC
|
|
* put MDDRC in CMD mode and
|
|
* set the max time between refreshes to 0 during init process
|
|
*/
|
|
out_be32(&im->mddrc.ddr_sys_config,
|
|
mddrc_config->ddr_sys_config | MDDRC_SYS_CFG_CMD_MASK);
|
|
out_be32(&im->mddrc.ddr_time_config0,
|
|
mddrc_config->ddr_time_config0 & MDDRC_REFRESH_ZERO_MASK);
|
|
out_be32(&im->mddrc.ddr_time_config1,
|
|
mddrc_config->ddr_time_config1);
|
|
out_be32(&im->mddrc.ddr_time_config2,
|
|
mddrc_config->ddr_time_config2);
|
|
|
|
/* Initialize DDR with either default or supplied init sequence */
|
|
for (i = 0; i < seq_sz; i++)
|
|
out_be32(&im->mddrc.ddr_command, dram_init_seq[i]);
|
|
|
|
/* Start MDDRC */
|
|
out_be32(&im->mddrc.ddr_time_config0, mddrc_config->ddr_time_config0);
|
|
out_be32(&im->mddrc.ddr_sys_config, mddrc_config->ddr_sys_config);
|
|
|
|
msize = get_ram_size(CONFIG_SYS_DDR_BASE, CONFIG_SYS_MAX_RAM_SIZE);
|
|
/* Fix DDR Local Window for new size */
|
|
out_be32(&im->sysconf.ddrlaw.ar, __ilog2(msize) - 1);
|
|
sync_law(&im->sysconf.ddrlaw.ar);
|
|
|
|
return msize;
|
|
}
|
|
|