@ -284,7 +284,7 @@ static unsigned long pll_freq_get(int pll)
u32 tmp , reg ;
u32 tmp , reg ;
if ( pll = = MAIN_PLL ) {
if ( pll = = MAIN_PLL ) {
ret = external_clk [ sys_clk ] ;
ret = get_external_clk ( sys_clk ) ;
if ( pllctl_reg_read ( pll , ctl ) & PLLCTL_PLLEN_MASK ) {
if ( pllctl_reg_read ( pll , ctl ) & PLLCTL_PLLEN_MASK ) {
/* PLL mode */
/* PLL mode */
tmp = __raw_readl ( KS2_MAINPLLCTL0 ) ;
tmp = __raw_readl ( KS2_MAINPLLCTL0 ) ;
@ -302,23 +302,23 @@ static unsigned long pll_freq_get(int pll)
} else {
} else {
switch ( pll ) {
switch ( pll ) {
case PASS_PLL :
case PASS_PLL :
ret = external_clk [ pa_clk ] ;
ret = get_external_clk ( pa_clk ) ;
reg = KS2_PASSPLLCTL0 ;
reg = KS2_PASSPLLCTL0 ;
break ;
break ;
case TETRIS_PLL :
case TETRIS_PLL :
ret = external_clk [ tetris_clk ] ;
ret = get_external_clk ( tetris_clk ) ;
reg = KS2_ARMPLLCTL0 ;
reg = KS2_ARMPLLCTL0 ;
break ;
break ;
case DDR3A_PLL :
case DDR3A_PLL :
ret = external_clk [ ddr3a_clk ] ;
ret = get_external_clk ( ddr3a_clk ) ;
reg = KS2_DDR3APLLCTL0 ;
reg = KS2_DDR3APLLCTL0 ;
break ;
break ;
case DDR3B_PLL :
case DDR3B_PLL :
ret = external_clk [ ddr3b_clk ] ;
ret = get_external_clk ( ddr3b_clk ) ;
reg = KS2_DDR3BPLLCTL0 ;
reg = KS2_DDR3BPLLCTL0 ;
break ;
break ;
case UART_PLL :
case UART_PLL :
ret = external_clk [ uart_clk ] ;
ret = get_external_clk ( uart_clk ) ;
reg = KS2_UARTPLLCTL0 ;
reg = KS2_UARTPLLCTL0 ;
break ;
break ;
default :
default :