Commit Graph

17 Commits (ebc3328cccc2bc7968fbd179e8e30fa1282b391a)

Author SHA1 Message Date
Simon Glass 5021c81faa x86: ivybridge: Use reset_cpu() 10 years ago
Simon Glass 90b16d1491 x86: chromebook_link: dts: Add PCH and LPC devices 10 years ago
Simon Glass aad78d2732 dm: x86: pci: Convert chromebook_link to use driver model for pci 10 years ago
Simon Glass 161d2e4e5b x86: Split up arch_cpu_init() 10 years ago
Simon Glass 31f57c2873 x86: Add a x86_ prefix to the x86-specific PCI functions 10 years ago
Simon Glass c72f74e278 x86: ivybridge: Update microcode early in boot 10 years ago
Simon Glass 3a5659f7cf x86: ivybridge: Drop support for ROM caching 10 years ago
Bin Meng 95a5a47466 x86: Add post failure codes for bist and car 11 years ago
Simon Glass 3eafce0527 x86: ivybridge: Add LAPIC support 11 years ago
Simon Glass 8e0df066ff x86: ivybridge: Add early init for PCH devices 11 years ago
Simon Glass 77f9b1fb62 x86: ivybridge: Perform Intel microcode update on boot 11 years ago
Simon Glass 94060ff278 x86: ivybridge: Check BIST value on boot 11 years ago
Simon Glass f5fbbe9579 x86: ivybridge: Perform initial CPU setup 11 years ago
Simon Glass 2b6051541b x86: ivybridge: Add early LPC init so that serial works 11 years ago
Simon Glass 6e5b12b614 x86: ivybridge: Enable PCI in early init 11 years ago
Simon Glass 70a09c6c3d x86: chromebook_link: Implement CAR support (cache as RAM) 11 years ago
Simon Glass 8ef07571a0 x86: Add chromebook_link board 11 years ago