upstream u-boot with additional patches for our devices/boards:
https://lists.denx.de/pipermail/u-boot/2017-March/282789.html (AXP crashes) ;
Gbit ethernet patch for some LIME2 revisions ;
with SPI flash support
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
25 lines
658 B
25 lines
658 B
22 years ago
|
/*
|
||
|
* cachectl.h -- defines for MIPS cache control system calls
|
||
|
*
|
||
|
* Copyright (C) 1994, 1995, 1996 by Ralf Baechle
|
||
|
*/
|
||
|
#ifndef __ASM_MIPS_CACHECTL
|
||
|
#define __ASM_MIPS_CACHECTL
|
||
|
|
||
|
/*
|
||
|
* Options for cacheflush system call
|
||
|
*/
|
||
|
#define ICACHE (1<<0) /* flush instruction cache */
|
||
|
#define DCACHE (1<<1) /* writeback and flush data cache */
|
||
|
#define BCACHE (ICACHE|DCACHE) /* flush both caches */
|
||
|
|
||
|
/*
|
||
|
* Caching modes for the cachectl(2) call
|
||
|
*
|
||
|
* cachectl(2) is currently not supported and returns ENOSYS.
|
||
|
*/
|
||
|
#define CACHEABLE 0 /* make pages cacheable */
|
||
|
#define UNCACHEABLE 1 /* make pages uncacheable */
|
||
|
|
||
|
#endif /* __ASM_MIPS_CACHECTL */
|