|
|
|
/*
|
|
|
|
* Copyright 2007 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
#include <asm/immap_85xx.h>
|
|
|
|
#include <asm/fsl_pci.h>
|
|
|
|
#include <asm/fsl_ddr_sdram.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <libfdt.h>
|
|
|
|
#include <fdt_support.h>
|
|
|
|
#include <tsec.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
|
|
|
|
#include "../common/pixis.h"
|
|
|
|
#include "../common/sgmii_riser.h"
|
|
|
|
|
|
|
|
int checkboard (void)
|
|
|
|
{
|
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
|
|
|
|
volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
|
|
|
|
u8 vboot;
|
|
|
|
u8 *pixis_base = (u8 *)PIXIS_BASE;
|
|
|
|
|
|
|
|
if ((uint)&gur->porpllsr != 0xe00e0000) {
|
|
|
|
printf("immap size error %lx\n",(ulong)&gur->porpllsr);
|
|
|
|
}
|
|
|
|
printf ("Board: MPC8544DS, Sys ID: 0x%02x, "
|
|
|
|
"Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
|
|
|
|
in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
|
|
|
|
in_8(pixis_base + PIXIS_PVER));
|
|
|
|
|
|
|
|
vboot = in_8(pixis_base + PIXIS_VBOOT);
|
|
|
|
if (vboot & PIXIS_VBOOT_FMAP)
|
|
|
|
printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
|
|
|
|
else
|
|
|
|
puts ("Promjet\n");
|
|
|
|
|
|
|
|
lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
|
|
|
|
lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
|
|
|
|
ecm->eedr = 0xffffffff; /* Clear ecm errors */
|
|
|
|
ecm->eeer = 0xffffffff; /* Enable ecm errors */
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
phys_size_t
|
|
|
|
initdram(int board_type)
|
|
|
|
{
|
|
|
|
long dram_size = 0;
|
|
|
|
|
|
|
|
puts("Initializing\n");
|
|
|
|
|
|
|
|
dram_size = fsl_ddr_sdram();
|
|
|
|
|
|
|
|
dram_size = setup_ddr_tlbs(dram_size / 0x100000);
|
|
|
|
|
|
|
|
dram_size *= 0x100000;
|
|
|
|
|
|
|
|
puts(" DDR: ");
|
|
|
|
return dram_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI1
|
|
|
|
static struct pci_controller pci1_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
static struct pci_controller pcie1_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
static struct pci_controller pcie2_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE3
|
|
|
|
static struct pci_controller pcie3_hose;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int first_free_busno=0;
|
|
|
|
|
|
|
|
void
|
|
|
|
pci_init_board(void)
|
|
|
|
{
|
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
uint devdisr = gur->devdisr;
|
|
|
|
uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
|
|
|
|
uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
|
|
|
|
|
|
|
|
debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
|
|
|
|
devdisr, io_sel, host_agent);
|
|
|
|
|
|
|
|
if (io_sel & 1) {
|
|
|
|
if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
|
|
|
|
printf (" eTSEC1 is in sgmii mode.\n");
|
|
|
|
if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
|
|
|
|
printf (" eTSEC3 is in sgmii mode.\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE3
|
|
|
|
{
|
|
|
|
volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
|
|
|
|
struct pci_controller *hose = &pcie3_hose;
|
|
|
|
int pcie_ep = (host_agent == 1);
|
Fix IO port selection issue on MPC8544DS and MPC8572DS boards
The IO port selection is not correct on MPC8572DS and MPC8544DS board.
This patch fixes this issue.
For MPC8572
Port cfg_io_ports
PCIE1 0x2, 0x3, 0x7, 0xb, 0xc, 0xf
PCIE2 0x3, 0x7
PCIE3 0x7
For MPC8544
Port cfg_io_ports
PCIE1 0x2, 0x3, 0x4, 0x5, 0x6, 0x7
PCIE2 0x4, 0x5, 0x6, 0x7
PCIE3 0x6, 0x7
Signed-off-by: Roy Zang <tie-fei.zang@freescale.com>
16 years ago
|
|
|
int pcie_configured = io_sel >= 6;
|
|
|
|
struct pci_region *r = hose->regions;
|
|
|
|
|
|
|
|
if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
|
|
|
|
printf ("\n PCIE3 connected to ULI as %s (base address %x)",
|
|
|
|
pcie_ep ? "End Point" : "Root Complex",
|
|
|
|
(uint)pci);
|
|
|
|
if (pci->pme_msg_det) {
|
|
|
|
pci->pme_msg_det = 0xffffffff;
|
|
|
|
debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
|
|
|
|
}
|
|
|
|
printf ("\n");
|
|
|
|
|
|
|
|
/* inbound */
|
|
|
|
r += fsl_pci_setup_inbound_windows(r);
|
|
|
|
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_BUS,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_PHYS,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_SIZE,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
|
|
|
|
/* outbound io */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE3_IO_BUS,
|
|
|
|
CONFIG_SYS_PCIE3_IO_PHYS,
|
|
|
|
CONFIG_SYS_PCIE3_IO_SIZE,
|
|
|
|
PCI_REGION_IO);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_PCIE3_MEM_BUS2
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_BUS2,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_PHYS2,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_SIZE2,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
#endif
|
|
|
|
hose->region_count = r - hose->regions;
|
|
|
|
hose->first_busno=first_free_busno;
|
|
|
|
pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
|
|
|
|
|
|
|
|
fsl_pci_init(hose);
|
|
|
|
|
|
|
|
first_free_busno=hose->last_busno+1;
|
|
|
|
printf (" PCIE3 on bus %02x - %02x\n",
|
|
|
|
hose->first_busno,hose->last_busno);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Activate ULI1575 legacy chip by performing a fake
|
|
|
|
* memory access. Needed to make ULI RTC work.
|
|
|
|
*/
|
|
|
|
in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS);
|
|
|
|
} else {
|
|
|
|
printf (" PCIE3: disabled\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
{
|
|
|
|
volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
|
|
|
|
struct pci_controller *hose = &pcie1_hose;
|
|
|
|
int pcie_ep = (host_agent == 5);
|
|
|
|
int pcie_configured = io_sel >= 2;
|
|
|
|
struct pci_region *r = hose->regions;
|
|
|
|
|
|
|
|
if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
|
|
|
|
printf ("\n PCIE1 connected to Slot2 as %s (base address %x)",
|
|
|
|
pcie_ep ? "End Point" : "Root Complex",
|
|
|
|
(uint)pci);
|
|
|
|
if (pci->pme_msg_det) {
|
|
|
|
pci->pme_msg_det = 0xffffffff;
|
|
|
|
debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
|
|
|
|
}
|
|
|
|
printf ("\n");
|
|
|
|
|
|
|
|
/* inbound */
|
|
|
|
r += fsl_pci_setup_inbound_windows(r);
|
|
|
|
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_BUS,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_PHYS,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_SIZE,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
|
|
|
|
/* outbound io */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE1_IO_BUS,
|
|
|
|
CONFIG_SYS_PCIE1_IO_PHYS,
|
|
|
|
CONFIG_SYS_PCIE1_IO_SIZE,
|
|
|
|
PCI_REGION_IO);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_PCIE1_MEM_BUS2
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_BUS2,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_PHYS2,
|
|
|
|
CONFIG_SYS_PCIE1_MEM_SIZE2,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
#endif
|
|
|
|
hose->region_count = r - hose->regions;
|
|
|
|
hose->first_busno=first_free_busno;
|
|
|
|
|
|
|
|
pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
|
|
|
|
|
|
|
|
fsl_pci_init(hose);
|
|
|
|
|
|
|
|
first_free_busno=hose->last_busno+1;
|
|
|
|
printf(" PCIE1 on bus %02x - %02x\n",
|
|
|
|
hose->first_busno,hose->last_busno);
|
|
|
|
|
|
|
|
} else {
|
|
|
|
printf (" PCIE1: disabled\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
{
|
|
|
|
volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
|
|
|
|
struct pci_controller *hose = &pcie2_hose;
|
|
|
|
int pcie_ep = (host_agent == 3);
|
|
|
|
int pcie_configured = io_sel >= 4;
|
|
|
|
struct pci_region *r = hose->regions;
|
|
|
|
|
|
|
|
if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
|
|
|
|
printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
|
|
|
|
pcie_ep ? "End Point" : "Root Complex",
|
|
|
|
(uint)pci);
|
|
|
|
if (pci->pme_msg_det) {
|
|
|
|
pci->pme_msg_det = 0xffffffff;
|
|
|
|
debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
|
|
|
|
}
|
|
|
|
printf ("\n");
|
|
|
|
|
|
|
|
/* inbound */
|
|
|
|
r += fsl_pci_setup_inbound_windows(r);
|
|
|
|
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_BUS,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_PHYS,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_SIZE,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
|
|
|
|
/* outbound io */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE2_IO_BUS,
|
|
|
|
CONFIG_SYS_PCIE2_IO_PHYS,
|
|
|
|
CONFIG_SYS_PCIE2_IO_SIZE,
|
|
|
|
PCI_REGION_IO);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_PCIE2_MEM_BUS2
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_BUS2,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_PHYS2,
|
|
|
|
CONFIG_SYS_PCIE2_MEM_SIZE2,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
#endif
|
|
|
|
hose->region_count = r - hose->regions;
|
|
|
|
hose->first_busno=first_free_busno;
|
|
|
|
pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
|
|
|
|
|
|
|
|
fsl_pci_init(hose);
|
|
|
|
first_free_busno=hose->last_busno+1;
|
|
|
|
printf (" PCIE2 on bus %02x - %02x\n",
|
|
|
|
hose->first_busno,hose->last_busno);
|
|
|
|
|
|
|
|
} else {
|
|
|
|
printf (" PCIE2: disabled\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI1
|
|
|
|
{
|
|
|
|
volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
|
|
|
|
struct pci_controller *hose = &pci1_hose;
|
|
|
|
struct pci_region *r = hose->regions;
|
|
|
|
|
|
|
|
uint pci_agent = (host_agent == 6);
|
|
|
|
uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
|
|
|
|
uint pci_32 = 1;
|
|
|
|
uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
|
|
|
|
uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
|
|
|
|
|
|
|
|
|
|
|
|
if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
|
|
|
|
printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
|
|
|
|
(pci_32) ? 32 : 64,
|
|
|
|
(pci_speed == 33333000) ? "33" :
|
|
|
|
(pci_speed == 66666000) ? "66" : "unknown",
|
|
|
|
pci_clk_sel ? "sync" : "async",
|
|
|
|
pci_agent ? "agent" : "host",
|
|
|
|
pci_arb ? "arbiter" : "external-arbiter",
|
|
|
|
(uint)pci
|
|
|
|
);
|
|
|
|
|
|
|
|
/* inbound */
|
|
|
|
r += fsl_pci_setup_inbound_windows(r);
|
|
|
|
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCI1_MEM_BUS,
|
|
|
|
CONFIG_SYS_PCI1_MEM_PHYS,
|
|
|
|
CONFIG_SYS_PCI1_MEM_SIZE,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
|
|
|
|
/* outbound io */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCI1_IO_BUS,
|
|
|
|
CONFIG_SYS_PCI1_IO_PHYS,
|
|
|
|
CONFIG_SYS_PCI1_IO_SIZE,
|
|
|
|
PCI_REGION_IO);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_PCIE3_MEM_BUS2
|
|
|
|
/* outbound memory */
|
|
|
|
pci_set_region(r++,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_BUS2,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_PHYS2,
|
|
|
|
CONFIG_SYS_PCIE3_MEM_SIZE2,
|
|
|
|
PCI_REGION_MEM);
|
|
|
|
#endif
|
|
|
|
hose->region_count = r - hose->regions;
|
|
|
|
hose->first_busno=first_free_busno;
|
|
|
|
pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
|
|
|
|
|
|
|
|
fsl_pci_init(hose);
|
|
|
|
first_free_busno=hose->last_busno+1;
|
|
|
|
printf ("PCI on bus %02x - %02x\n",
|
|
|
|
hose->first_busno,hose->last_busno);
|
|
|
|
} else {
|
|
|
|
printf (" PCI: disabled\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
int last_stage_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
unsigned long
|
|
|
|
get_board_sys_clk(ulong dummy)
|
|
|
|
{
|
|
|
|
u8 i, go_bit, rd_clks;
|
|
|
|
ulong val = 0;
|
|
|
|
u8 *pixis_base = (u8 *)PIXIS_BASE;
|
|
|
|
|
|
|
|
go_bit = in_8(pixis_base + PIXIS_VCTL);
|
|
|
|
go_bit &= 0x01;
|
|
|
|
|
|
|
|
rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
|
|
|
|
rd_clks &= 0x1C;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Only if both go bit and the SCLK bit in VCFGEN0 are set
|
|
|
|
* should we be using the AUX register. Remember, we also set the
|
|
|
|
* GO bit to boot from the alternate bank on the on-board flash
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (go_bit) {
|
|
|
|
if (rd_clks == 0x1c)
|
|
|
|
i = in_8(pixis_base + PIXIS_AUX);
|
|
|
|
else
|
|
|
|
i = in_8(pixis_base + PIXIS_SPD);
|
|
|
|
} else {
|
|
|
|
i = in_8(pixis_base + PIXIS_SPD);
|
|
|
|
}
|
|
|
|
|
|
|
|
i &= 0x07;
|
|
|
|
|
|
|
|
switch (i) {
|
|
|
|
case 0:
|
|
|
|
val = 33333333;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
val = 40000000;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
val = 50000000;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
val = 66666666;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
val = 83000000;
|
|
|
|
break;
|
|
|
|
case 5:
|
|
|
|
val = 100000000;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
val = 133333333;
|
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
val = 166666666;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_TSEC_ENET
|
|
|
|
struct tsec_info_struct tsec_info[2];
|
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
|
|
|
|
int num = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_TSEC1
|
|
|
|
SET_STD_TSEC_INFO(tsec_info[num], 1);
|
|
|
|
if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
|
|
|
|
tsec_info[num].flags |= TSEC_SGMII;
|
|
|
|
num++;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_TSEC3
|
|
|
|
SET_STD_TSEC_INFO(tsec_info[num], 3);
|
|
|
|
if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
|
|
|
|
tsec_info[num].flags |= TSEC_SGMII;
|
|
|
|
num++;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if (!num) {
|
|
|
|
printf("No TSECs initialized\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (io_sel & 1)
|
|
|
|
fsl_sgmii_riser_init(tsec_info, num);
|
|
|
|
|
|
|
|
|
|
|
|
tsec_eth_init(bis, tsec_info, num);
|
|
|
|
#endif
|
|
|
|
return pci_eth_init(bis);
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
|
|
|
void ft_board_setup(void *blob, bd_t *bd)
|
|
|
|
{
|
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI1
|
|
|
|
ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE2
|
|
|
|
ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE1
|
|
|
|
ft_fsl_pci_setup(blob, "pci2", &pcie3_hose);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE3
|
|
|
|
ft_fsl_pci_setup(blob, "pci3", &pcie2_hose);
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_FSL_SGMII_RISER
|
|
|
|
fsl_sgmii_riser_fdt_fixup(blob);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif
|