Signed-off-by: Álvaro Fernández Rojas <noltari@gmail.com> Reviewed-by: Simon Glass <sjg@chromium.org>master
parent
05fc9e686a
commit
07661e7f50
@ -0,0 +1,118 @@ |
||||
/* |
||||
* Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#include <dt-bindings/clock/bcm6338-clock.h> |
||||
#include <dt-bindings/gpio/gpio.h> |
||||
#include <dt-bindings/reset/bcm6338-reset.h> |
||||
#include "skeleton.dtsi" |
||||
|
||||
/ { |
||||
compatible = "brcm,bcm6338"; |
||||
|
||||
cpus { |
||||
reg = <0xfffe0000 0x4>; |
||||
#address-cells = <1>; |
||||
#size-cells = <0>; |
||||
u-boot,dm-pre-reloc; |
||||
|
||||
cpu@0 { |
||||
compatible = "brcm,bcm6338-cpu", "mips,mips4Kc"; |
||||
device_type = "cpu"; |
||||
reg = <0>; |
||||
u-boot,dm-pre-reloc; |
||||
}; |
||||
}; |
||||
|
||||
clocks { |
||||
compatible = "simple-bus"; |
||||
#address-cells = <1>; |
||||
#size-cells = <1>; |
||||
u-boot,dm-pre-reloc; |
||||
|
||||
periph_osc: periph-osc { |
||||
compatible = "fixed-clock"; |
||||
#clock-cells = <0>; |
||||
clock-frequency = <50000000>; |
||||
u-boot,dm-pre-reloc; |
||||
}; |
||||
|
||||
periph_clk: periph-clk { |
||||
compatible = "brcm,bcm6345-clk"; |
||||
reg = <0xfffe0004 0x4>; |
||||
#clock-cells = <1>; |
||||
}; |
||||
}; |
||||
|
||||
pflash: nor@1fc00000 { |
||||
compatible = "cfi-flash"; |
||||
reg = <0x1fc00000 0x400000>; |
||||
bank-width = <2>; |
||||
#address-cells = <1>; |
||||
#size-cells = <1>; |
||||
|
||||
status = "disabled"; |
||||
}; |
||||
|
||||
ubus { |
||||
compatible = "simple-bus"; |
||||
#address-cells = <1>; |
||||
#size-cells = <1>; |
||||
u-boot,dm-pre-reloc; |
||||
|
||||
pll_cntl: syscon@fffe0008 { |
||||
compatible = "syscon"; |
||||
reg = <0xfffe0008 0x4>; |
||||
}; |
||||
|
||||
syscon-reboot { |
||||
compatible = "syscon-reboot"; |
||||
regmap = <&pll_cntl>; |
||||
offset = <0x0>; |
||||
mask = <0x1>; |
||||
}; |
||||
|
||||
periph_rst: reset-controller@fffe0028 { |
||||
compatible = "brcm,bcm6345-reset"; |
||||
reg = <0xfffe0028 0x4>; |
||||
#reset-cells = <1>; |
||||
}; |
||||
|
||||
wdt: watchdog@fffe021c { |
||||
compatible = "brcm,bcm6345-wdt"; |
||||
reg = <0xfffe021c 0xc>; |
||||
clocks = <&periph_osc>; |
||||
}; |
||||
|
||||
wdt-reboot { |
||||
compatible = "wdt-reboot"; |
||||
wdt = <&wdt>; |
||||
}; |
||||
|
||||
uart0: serial@fffe0300 { |
||||
compatible = "brcm,bcm6345-uart"; |
||||
reg = <0xfffe0300 0x18>; |
||||
clocks = <&periph_osc>; |
||||
|
||||
status = "disabled"; |
||||
}; |
||||
|
||||
gpio: gpio-controller@fffe0404 { |
||||
compatible = "brcm,bcm6345-gpio"; |
||||
reg = <0xfffe0404 0x4>, <0xfffe040c 0x4>; |
||||
gpio-controller; |
||||
#gpio-cells = <2>; |
||||
ngpios = <8>; |
||||
|
||||
status = "disabled"; |
||||
}; |
||||
|
||||
memory-controller@fffe3100 { |
||||
compatible = "brcm,bcm6338-mc"; |
||||
reg = <0xfffe3100 0x38>; |
||||
u-boot,dm-pre-reloc; |
||||
}; |
||||
}; |
||||
}; |
@ -0,0 +1,30 @@ |
||||
/*
|
||||
* Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __CONFIG_BMIPS_BCM6338_H |
||||
#define __CONFIG_BMIPS_BCM6338_H |
||||
|
||||
/* CPU */ |
||||
#define CONFIG_SYS_MIPS_TIMER_FREQ 120000000 |
||||
|
||||
/* RAM */ |
||||
#define CONFIG_NR_DRAM_BANKS 1 |
||||
#define CONFIG_SYS_SDRAM_BASE 0x80000000 |
||||
|
||||
/* U-Boot */ |
||||
#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + 0x100000 |
||||
|
||||
#if defined(CONFIG_BMIPS_BOOT_RAM) |
||||
#define CONFIG_SKIP_LOWLEVEL_INIT |
||||
#define CONFIG_SYS_INIT_SP_OFFSET 0x2000 |
||||
#endif |
||||
|
||||
#define CONFIG_SYS_FLASH_BASE 0xbfc00000 |
||||
#define CONFIG_SYS_FLASH_EMPTY_INFO |
||||
#define CONFIG_SYS_FLASH_PROTECTION |
||||
#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1 |
||||
|
||||
#endif /* __CONFIG_BMIPS_BCM6338_H */ |
@ -0,0 +1,19 @@ |
||||
/*
|
||||
* Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> |
||||
* |
||||
* Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __DT_BINDINGS_CLOCK_BCM6338_H |
||||
#define __DT_BINDINGS_CLOCK_BCM6338_H |
||||
|
||||
#define BCM6338_CLK_ADSL 0 |
||||
#define BCM6338_CLK_MPI 1 |
||||
#define BCM6338_CLK_SDRAM 2 |
||||
#define BCM6338_CLK_ENET 4 |
||||
#define BCM6338_CLK_SAR 5 |
||||
#define BCM6338_CLK_SPI 9 |
||||
|
||||
#endif /* __DT_BINDINGS_CLOCK_BCM6338_H */ |
@ -0,0 +1,22 @@ |
||||
/*
|
||||
* Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com> |
||||
* |
||||
* Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h |
||||
* |
||||
* SPDX-License-Identifier: GPL-2.0+ |
||||
*/ |
||||
|
||||
#ifndef __DT_BINDINGS_RESET_BCM6338_H |
||||
#define __DT_BINDINGS_RESET_BCM6338_H |
||||
|
||||
#define BCM6338_RST_SPI 0 |
||||
#define BCM6338_RST_ENET 2 |
||||
#define BCM6338_RST_USBH 3 |
||||
#define BCM6338_RST_USBS 4 |
||||
#define BCM6338_RST_ADSL 5 |
||||
#define BCM6338_RST_DMAMEM 6 |
||||
#define BCM6338_RST_SAR 7 |
||||
#define BCM6338_RST_ACLC 8 |
||||
#define BCM6338_RST_ADSL_MIPS 10 |
||||
|
||||
#endif /* __DT_BINDINGS_RESET_BCM6338_H */ |
Loading…
Reference in new issue