@ -86,18 +86,18 @@
/* Micron MT41K256M16HA-125E */
# define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
# define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
# define MT41K256M16HA125E_EMIF_TIM2 0x2643 7FDA
# define MT41K256M16HA125E_EMIF_TIM3 0x501F83F F
# define MT41K256M16HA125E_EMIF_SDCFG 0x61C052B 2
# define MT41K256M16HA125E_EMIF_TIM2 0x266B 7FDA
# define MT41K256M16HA125E_EMIF_TIM3 0x501F867 F
# define MT41K256M16HA125E_EMIF_SDCFG 0x61C0533 2
# define MT41K256M16HA125E_EMIF_SDREF 0xC30
# define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
# define MT41K256M16HA125E_DLL_LOCK_DIFF 0x1
# define MT41K256M16HA125E_RATIO 0x80
# define MT41K256M16HA125E_INVERT_CLKOUT 0x0
# define MT41K256M16HA125E_RD_DQS 0x3A
# define MT41K256M16HA125E_WR_DQS 0x42
# define MT41K256M16HA125E_PHY_WR_DATA 0x7E
# define MT41K256M16HA125E_PHY_FIFO_WE 0x9B
# define MT41K256M16HA125E_RD_DQS 0x38
# define MT41K256M16HA125E_WR_DQS 0x44
# define MT41K256M16HA125E_PHY_WR_DATA 0x7D
# define MT41K256M16HA125E_PHY_FIFO_WE 0x94
# define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
/* Micron MT41J512M8RH-125 on EVM v1.5 */