Commit Graph

6 Commits (543431b66dd9f3526f23546cac962c29ad0f485a)

Author SHA1 Message Date
york 5fb8a8a731 powerpc/8xxx: Improvement to DDR parameters 15 years ago
york 7fd101c97b powerpc/8xxx: Enabled address hashing for 85xx 15 years ago
york 5800e7ab32 powerpc/8xxx: Enable quad-rank DIMMs. 15 years ago
york 076bff8f47 powerpc/8xxx: Fix bug in memctrl interleaving & bank interleaving on cs0~cs4 15 years ago
Kumar Gala 79e4e6480b powerpc/8xxx: Enabled hwconfig for memory interleaving 15 years ago
Stefan Roese a47a12becf Move arch/ppc to arch/powerpc 15 years ago
Peter Tyser 8d1f268204 ppc: Move cpu/$CPU to arch/ppc/cpu/$CPU 15 years ago
Dave Liu 22c9de064a fsl-ddr: change the default burst mode for DDR3 15 years ago
Dave Liu bdc9f7b5ea fsl-ddr: add the override for write leveling 15 years ago
Dave Liu 3ad95deb30 fsl-ddr: Fix the chip-select interleaving issue 15 years ago
Dave Liu c360ceac02 fsl-ddr: add the DDR3 SPD infrastructure 16 years ago
Kumar Gala 1542fbdeec fsl-ddr: ignore memctl_intlv_ctl setting if only one DDR controller 16 years ago
Dave Liu b4983e16d1 fsl-ddr: use the 1T timing as default configuration 16 years ago
Ed Swarthout 7008d26a40 fsl ddr skip interleaving if not supported. 16 years ago
Haiying Wang c9ffd839b1 Check DDR interleaving mode 16 years ago
Haiying Wang dfb49108e4 Pass dimm parameters to populate populate controller options 16 years ago
Kumar Gala 58e5e9aff1 FSL DDR: Rewrite the FSL mpc8xxx DDR controller setup code. 16 years ago