Commit Graph

8 Commits (bae2f282a96e400a2bbcc8a545598289f36e1c32)

Author SHA1 Message Date
Daniel Schwierzeck 65d297af7c MIPS: fix iand optimize setup of CP0 registers 9 years ago
Paul Burton 31d36f748c MIPS: Hang if run on a secondary CPU 9 years ago
Paul Burton 4baa0ab67d MIPS: L2 cache support 9 years ago
Paul Burton 4f9226b403 MIPS: Preserve Config implementation-defined bits 9 years ago
Daniel Schwierzeck a3ab2ae7f6 MIPS: sync processor and register definitions with linux-4.4 9 years ago
Chris Packham 73a4152b25 mips: Use unsigned int when reading c0 registers 10 years ago
Paul Burton fa476f75bf mips32: detect L1 cache sizes if they're not defined 12 years ago
Peter Tyser 819833af39 Move architecture-specific includes to arch/$ARCH/include/asm 15 years ago
Shinya Kuribayashi e2ad842662 [MIPS] <asm/mipsregs.h>: Update coprocessor register access macros 17 years ago
Shinya Kuribayashi 1a3adac81c [MIPS] <asm/mipsregs.h>: Update register / bit field definitions 17 years ago
Shinya Kuribayashi bf462ae450 [MIPS] <asm/mipsregs.h>: CodinygStyle cleanups 17 years ago
Wolfgang Denk 53677ef18e Big white-space cleanup. 17 years ago
wdenk 5da627a424 * Patch by Steven Scholz, 10 Oct 2003 22 years ago
wdenk 8bde7f776c * Code cleanup: 22 years ago
wdenk 6069ff2653 * Add support for 16 MB flash configuration of TRAB board 23 years ago